Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1566V18-333BZI Datasheet(PDF) 6 Page - Cypress Semiconductor

Part # CY7C1566V18-333BZI
Description  72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1566V18-333BZI Datasheet(HTML) 6 Page - Cypress Semiconductor

Back Button CY7C1566V18-333BZI Datasheet HTML 2Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 3Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 4Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 9Page - Cypress Semiconductor CY7C1566V18-333BZI Datasheet HTML 10Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 28 page
background image
CY7C1566V18, CY7C1577V18
CY7C1568V18, CY7C1570V18
Document Number: 001-06551 Rev. *E
Page 6 of 28
Pin Definitions
Pin Name
IO
Pin Description
DQ[x:0]
Input and
Output
Synchronous
Data Input and Output Signals. Inputs are sampled on the rising edge of K and K clocks during valid
write operations. These pins drive out the requested data during a read operation. Valid data is driven out
on the rising edge of both the K and K clocks during read operations. When read access is deselected,
Q[x:0] are automatically tri-stated.
CY7C1566V18
− DQ
[7:0]
CY7C1577V18
− DQ
[8:0]
CY7C1568V18
− DQ
[17:0]
CY7C1570V18
− DQ
[35:0]
LD
Input
Synchronous
Synchronous Load. Sampled on the rising edge of the K clock. This input is brought LOW when a bus
cycle sequence is defined. This definition includes address and read or write direction. All transactions
operate on a burst of 2 data. LD must meet the setup and hold times around edge of K.
NWS0,
NWS1
Input
Synchronous
Nibble Write Select 0, 1
− Active LOW (CY7C1566V18 only). Sampled on the rising edge of the K and
K clocks during write operations. Used to select the nibble that is written into the device during the current
portion of the write operations. Nibbles not written remain unaltered.
NWS0 controls D[3:0] and NWS1 controls D[7:4].
All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select
ignores the corresponding nibble of data and does not write into the device.
BWS0,
BWS1,
BWS2,
BWS3
Input
Synchronous
Byte Write Select 0, 1, 2, and 3
− Active LOW. Sampled on the rising edge of the K and K clocks during
write operations. Used to select which byte is written into the device during the current portion of the write
operations. Bytes not written remain unaltered.
CY7C1577V18
− BWS
0 controls D[8:0]
CY7C1568V18
− BWS
0 controls D[8:0] and BWS1 controls D[17:9].
CY7C1570V18
− BWS
0 controls D[8:0], BWS1 controls D[17:9],
BWS2 controls D[26:18] and BWS3 controls D[35:27].
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select
ignores the corresponding byte of data and does not write into the device.
A
Input
Synchronous
Address Inputs. Sampled on the rising edge of the K clock during active read and write operations. These
address inputs are multiplexed for both read and write operations. Internally, the device is organized as
8M x 8 (2 arrays each of 4M x 8) for CY7C1566V18, 8M x 9 (2 arrays each of 4M x 9) for CY7C1577V18,
4M x 18 (2 arrays each of 2M x 18) for CY7C1568V18, and 2M x 36 (2 arrays each of 1M x 36) for
CY7C1570V18.
R/W
Input
Synchronous
Synchronous Read/Write Input. When LD is LOW, this input designates the access type (read when
R/W is HIGH, write when R/W is LOW) for loaded address. R/W must meet the setup and hold times
around edge of K.
QVLD
Valid Output
Indicator
Valid Output Indicator. The Q Valid indicates valid output data. QVLD is edge aligned with CQ and CQ.
K
Input Clock
Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device
and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated on the rising
edge of K.
K
Input Clock
Negative Input Clock Input. K is used to capture synchronous data presented to the device and to drive
out data through Q[x:0] when in single clock mode.
CQ
Clock Output Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input clock
(K) of the DDR-II+. The timing for the echo clocks is shown in Switching Characteristics on page 23.
CQ
Clock Output Synchronous Echo Clock Outputs. This is a free running clock and is synchronized to the input clock
(K) of the DDR-II+. The timing for the echo clocks is shown in Switching Characteristics on page 23.
[+] Feedback


Similar Part No. - CY7C1566V18-333BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1566V18-333BZI CYPRESS-CY7C1566V18-333BZI Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
More results

Similar Description - CY7C1566V18-333BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1566KV18 CYPRESS-CY7C1566KV18_11 Datasheet
921Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1566V18 CYPRESS-CY7C1566V18 Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1568XV18 CYPRESS-CY7C1568XV18 Datasheet
450Kb / 27P
   72-Mbit DDR II Xtreme SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1546KV18 CYPRESS-CY7C1546KV18 Datasheet
959Kb / 31P
   72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
CY7C1546V18 CYPRESS-CY7C1546V18 Datasheet
1Mb / 27P
   72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
logo
Renesas Technology Corp
RMQCBA3636DGBA RENESAS-RMQCBA3636DGBA_15 Datasheet
849Kb / 30P
   36-Mbit DDR??II SRAM 2-word Burst Architecture (2.5 Cycle Read latency)
logo
Cypress Semiconductor
CY7C1266V18 CYPRESS-CY7C1266V18 Datasheet
1Mb / 27P
   36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1166V18 CYPRESS-CY7C1166V18 Datasheet
1Mb / 27P
   18-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C12661KV18 CYPRESS-CY7C12661KV18 Datasheet
903Kb / 30P
   36-Mbit DDR II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)
CY7C1548KV18 CYPRESS-CY7C1548KV18_12 Datasheet
844Kb / 29P
   72-Mbit DDR II SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com