7 / 18 page
CY7C008V/009V
CY7C018V/019V
Document #: 38-06044 Rev. *C
Page 7 of 18
Data Retention Mode
The CY7C008V/009V and CY7018V/019V are designed with
battery backup in mind. Data retention voltage and supply
current are guaranteed over temperature. The following rules
ensure data retention:
1. Chip enable (CE) must be held HIGH during data retention,
within VCC to VCC – 0.2V.
2. CE must be kept between VCC – 0.2V and 70% of VCC
during the power-up and power-down transitions.
3. The RAM can begin operation >tRC after VCC reaches the
minimum operating voltage (3.0 volts).
Notes:
17. tBDD is a calculated parameter and is the greater of tWDD–tPWE (actual) or tDDD–tSD (actual).
18. CE = VCC, Vin = GND to VCC, TA = 25°C. This parameter is guaranteed but not tested.
tWH
R/W HIGH after BUSY HIGH (Slave)
13
15
17
ns
tBDD[17]
BUSY HIGH to Data Valid
15
20
25
ns
INTERRUPT TIMING[16]
tINS
INT Set Time
15
20
20
ns
tINR
INT Reset Time
15
20
20
ns
SEMAPHORE TIMING
tSOP
SEM Flag Update Pulse (OE or SEM)10
10
12
ns
tSWRD
SEM Flag Write to Read Time
5
5
5
ns
tSPS
SEM Flag Contention Window
5
5
5
ns
tSAA
SEM Address Access Time
15
20
25
ns
Switching Characteristics Over the Operating Range[10] (continued)
Parameter
Description
CY7C008V/009V
CY7C018V/019V
Unit
-15
-20
-25
Min.
Max.
Min.
Max.
Min.
Max.
Timing
Parameter
Test Conditions[18]
Max.
Unit
ICCDR1
@ VCCDR = 2V
50
µA
Data Retention Mode
3.0V
3.0V
VCC > 2.0V
VCC to VCC – 0.2V
VCC
CE
tRC
V
IH