Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CYV15G0404RB Datasheet(PDF) 11 Page - Cypress Semiconductor

Part # CYV15G0404RB
Description  Independent Clock Quad HOTLink II??Deserializing Reclocker
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CYV15G0404RB Datasheet(HTML) 11 Page - Cypress Semiconductor

Back Button CYV15G0404RB Datasheet HTML 7Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 8Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 9Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 10Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 11Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 12Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 13Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 14Page - Cypress Semiconductor CYV15G0404RB Datasheet HTML 15Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 27 page
background image
CYV15G0404RB
Document #: 38-02102 Rev. *C
Page 11 of 27
CYV15G0404RB HOTLink II Operation
The CYV15G0404RB is a highly configurable, independent
clocking, quad-channel reclocking deserializer that supports
reliable transfer of large quantities of digital video data, using
high-speed serial links from multiple sources to multiple desti-
nations. This device supports four 10-bit channels.
CYV15G0404RB Receive Data Path
Serial Line Receivers
Two differential Line Receivers, INx1± and INx2±, are
available on each channel to accept serial data streams. The
associated INSELx input selects the active Serial Line
Receiver on a channel. The Serial Line Receiver inputs are
differential, and can accommodate wire interconnect and
filtering losses or transmission line attenuation greater than
16 dB. For normal operation, these inputs must receive a
signal of at least VIDIFF > 100 mV, or 200 mV peak-to-peak
differential. Each Line Receiver can be DC or AC coupled to
+3.3V powered fiber-optic interface modules (any ECL/PECL
family, not limited to 100K PECL) or AC coupled to +5V
powered optical modules. The common mode tolerance of
these line receivers accommodates a wide range of signal
termination voltages. Each receiver provides internal DC
restoration, to the center of the receiver’s common mode
range, for AC coupled signals.
Signal Detect/Link Fault
Each selected Line Receiver (that is, that routed to the clock
and data recovery PLL) is simultaneously monitored for
• Analog amplitude above amplitude level selected by
SDASELx
• Transition density above the specified limit
• Range controls reporting the received data stream inside
normal frequency range (±1500 ppm[21])
• Receive channel enabled
• Reference clock present
•ULCx not asserted.
All of these conditions must be valid for the Signal Detect block
to indicate a valid signal is present. This status is presented on
the LFIx (Link Fault Indicator) output associated with each
receive channel, which changes synchronous to the receive
interface clock.
Analog Amplitude
While most signal monitors are based on fixed constants, the
analog amplitude level detection is adjustable to allow
operation with highly attenuated signals, or in high noise
environments. The SDASELx latch sets the analog amplitude
level detection via the device configuration interface. The
SDASELx latch sets the trip point for the detection of a valid
signal at one of three levels, as listed in Table 1. This control
input affects the analog monitors for all receive channels. The
Analog Signal Detect monitors are active for the Line Receiver,
as selected by the associated INSELx input.
Transition Density
The Transition Detection logic checks for the absence of
transitions spanning greater than six transmission characters
(60 bits). If there are no transitions in the data received, the
Detection logic for that channel asserts LFIx.
Range Controls
The CDR circuit includes logic to monitor the frequency of the
PLL Voltage Controlled Oscillator (VCO) samples the
incoming data stream. This logic ensures that the VCO
TDO
3-State LVTTL Output
Test Data Out. JTAG data output buffer. High-Z while JTAG test mode is not
selected.
TDI
LVTTL Input,
internal pull up
Test Data In. JTAG data input port.
TRST
LVTTL Input,
internal pull up
JTAG reset signal. When asserted (LOW), this input asynchronously resets the
JTAG test access port controller.
Power
VCC
+3.3V Power.
GND
Signal and Power Ground for all internal circuits.
Pin Definitions (continued)
CYV15G0404RB Quad HOTLink II Deserializing Reclocker
Name
IO Characteristics
Signal Description
Table 1. Analog Amplitude Detect Valid Signal Levels[5]
SDASEL
Typical Signal with Peak Amplitudes Above
00
Analog Signal Detector is disabled
01
140 mV p-p differential
10
280 mV p-p differential
11
420 mV p-p differential
Note
5. The peak amplitudes listed in this table are for typical waveforms that generally have 3–4 transitions for every ten bits. In a worst case environment the signals
may have a sine-wave appearance (highest transition density with repeating 0101...). Signal peak amplitudes levels within this environment type could increase
the values in the table above by approximately 100 mV.
[+] Feedback
[+] Feedback


Similar Part No. - CYV15G0404RB

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYV15G0404RB CYPRESS-CYV15G0404RB Datasheet
580Kb / 26P
   Independent Clock Quad HOTLink Reclocking Deserializer
CYV15G0404RB-BGC CYPRESS-CYV15G0404RB-BGC Datasheet
580Kb / 26P
   Independent Clock Quad HOTLink Reclocking Deserializer
More results

Similar Description - CYV15G0404RB

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYV15G0404DXB CYPRESS-CYV15G0404DXB Datasheet
809Kb / 43P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0404DXB CYPRESS-CYV15G0404DXB_07 Datasheet
1Mb / 44P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0403TB CYPRESS-CYV15G0403TB Datasheet
686Kb / 21P
   Independent Clock Quad HOTLink II??Serializer
CYP15G0403DXB CYPRESS-CYP15G0403DXB_07 Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II??Transceiver
CYV15G0403TB CYPRESS-CYV15G0403TB_09 Datasheet
684Kb / 21P
   Independent Clock Quad HOTLink II Serializer
CYP15G0403DXB CYPRESS-CYP15G0403DXB_09 Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II Transceiver
CYP15G0403DXB CYPRESS-CYP15G0403DXB Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYP15G0403DXB CYPRESS-CYP15G0403DXB_11 Datasheet
605Kb / 48P
   Independent Clock Quad HOTLink II Transceiver Single 3.3V supply
CYV15G0203TB CYPRESS-CYV15G0203TB_07 Datasheet
676Kb / 20P
   Independent Clock Dual HOTLink II??Serializer
CYV15G0203TB CYPRESS-CYV15G0203TB_09 Datasheet
649Kb / 20P
   Independent Clock Dual HOTLink II Serializer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com