Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CYV15G0403DXB Datasheet(PDF) 9 Page - Cypress Semiconductor

Part # CYV15G0403DXB
Description  Independent Clock Quad HOTLink II??Transceiver
Download  45 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CYV15G0403DXB Datasheet(HTML) 9 Page - Cypress Semiconductor

Back Button CYV15G0403DXB Datasheet HTML 5Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 6Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 7Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 8Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 9Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 10Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 11Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 12Page - Cypress Semiconductor CYV15G0403DXB Datasheet HTML 13Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 45 page
background image
CYP15G0403DXB
CYV15G0403DXB
CYW15G0403DXB
Document #: 38-02065 Rev. *F
Page 9 of 45
TXCLKOA
TXCLKOB
TXCLKOC
TXCLKOD
LVTTL Output
Transmit Clock Output. TXCLKOx output clock is synthesized by each channel’s
transmit PLL and operates synchronous to the internal transmit character clock.
TXCLKOx operates at either the same frequency as REFCLKx± (TXRATEx = 0), or
at twice the frequency of REFCLKx± (TXRATEx = 1). The transmit clock outputs have
no fixed phase relationship to REFCLKx±.
Receive Path Data and Status Signals
RXDA[7:0]
RXDB[7:0]
RXDC[7:0]
RXDD[7:0]
LVTTL Output,
synchronous to the
selected RXCLK±
output or REFCLKx±
input
Parallel Data Output. RXDx[7:0] parallel data outputs change relative to the receive
interface clock. The receive interface clock is selected by the RXCKSELx latch. If
RXCLKx± is a full-rate clock, the RXCLKx± clock outputs are complementary clocks
operating at the character rate. The RXDx[7:0] outputs for the associated receive
channels follow rising edge of RXCLKx+ or falling edge of RXCLKx–. If RXCLKx± is
a half-rate clock, the RXCLKx± clock outputs are complementary clocks operating at
half the character rate. The RXDx[7:0] outputs for the associated receive channels
follow both the falling and rising edges of the associated RXCLKx± clock outputs.
RXSTA[2:0]
RXSTB[2:0]
RXSTC[2:0]
RXSTD[2:0]
LVTTL Output,
synchronous to the
selected RXCLK±
output or REFCLKx±
input
Parallel Status Output. RXSTA[2:0] status outputs change relative to the receive
interface clock. The receive interface clock is selected by the RXCKSELx latch. If
RXCLKx± is a full-rate clock, the RXCLKx± clock outputs are complementary clocks
operating at the character rate. The RXSTAx[2:0] outputs for the associated receive
channels follow rising edge of RXCLKx+ or falling edge of RXCLKx–. If RXCLKx± is
a half-rate clock, the RXCLKx± clock outputs are complementary clocks operating at
half the character rate. The RXSTAx[2:0] outputs for the associated receive channels
follow both the falling and rising edges of the associated RXCLKx± clock outputs.
When the decoder is bypassed, RXSTx[1:0] become the two low-order bits of the
10-bit received character. RXSTx[2] = HIGH indicates the presence of a Comma
character in the Output Register. When the decoder is enabled, RXSTx[2:0] provide
status of the received signal. See Table 11 on page 25 for a list of received character
status.
Receive Path Clock Signals
RXCLKA±
RXCLKB±
RXCLKC±
RXCLKD±
LVTTL Output Clock Receive Clock Output. RXCLKx± is the receive interface clock used to control timing
of the RXDx[7:0] and RXSTA[2:0] parallel outputs. The source of the RXCLKx±
outputs is selected by the RXCKSELx latch via the device configuration interface.
These true and complement clocks are used to control timing of data output transfers.
These clocks are output continuously at either the dual-character rate (1/20th the
serial bit-rate) or character rate (1/10th the serial bit-rate) of the data being received,
as selected by RXRATEx. When configured such that the output data path is clocked
by the REFCLKx± instead of a recovered clock, the RXCLKx± output drivers present
a buffered or divided form (depending on RXRATEx) of the associated REFCLKx±
that are delayed in phase to align with the data. This phase difference allows the user
to select the optimal clock (REFCLKx± or RXCLK±) for setup/hold timing for their
specific system.
When REFCLKx± is a full-rate clock, the RXCLKx± rate depends on the value of
RXRATEx.
When REFCLKx± is a half-rate clock and RXCKSELx = 0, the RXCLKx± rate depends
on the value of RXRATEx.
When REFCLKx± is a half-rate clock and RXCKSELx=1, the RXCLKx± rate does not
depend on the value of RXRATEx and operates at the same rate as REFCLKx±.
Pin Descriptions (continued)
CYP(V)(W)15G0403DXB Quad HOTLink II Transceiver
Name
I/O Characteristics Signal Description
[+] Feedback
[+] Feedback


Similar Part No. - CYV15G0403DXB

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYV15G0403DXB CYPRESS-CYV15G0403DXB Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYV15G0403DXB CYPRESS-CYV15G0403DXB Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II Transceiver
CYV15G0403DXB-BGC CYPRESS-CYV15G0403DXB-BGC Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYV15G0403DXB-BGC CYPRESS-CYV15G0403DXB-BGC Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II Transceiver
CYV15G0403DXB-BGI CYPRESS-CYV15G0403DXB-BGI Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
More results

Similar Description - CYV15G0403DXB

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CYP15G0403DXB CYPRESS-CYP15G0403DXB_09 Datasheet
1Mb / 45P
   Independent Clock Quad HOTLink II Transceiver
CYP15G0403DXB CYPRESS-CYP15G0403DXB Datasheet
2Mb / 43P
   Independent Clock Quad HOTLink II-TM Transceiver
CYV15G0404DXB CYPRESS-CYV15G0404DXB Datasheet
809Kb / 43P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0404DXB CYPRESS-CYV15G0404DXB_07 Datasheet
1Mb / 44P
   Independent Clock Quad HOTLink II??Transceiver with Reclocker
CYV15G0403TB CYPRESS-CYV15G0403TB Datasheet
686Kb / 21P
   Independent Clock Quad HOTLink II??Serializer
CYV15G0403TB CYPRESS-CYV15G0403TB_09 Datasheet
684Kb / 21P
   Independent Clock Quad HOTLink II Serializer
CYP15G0403DXB CYPRESS-CYP15G0403DXB_11 Datasheet
605Kb / 48P
   Independent Clock Quad HOTLink II Transceiver Single 3.3V supply
CYV15G0404RB CYPRESS-CYV15G0404RB_07 Datasheet
452Kb / 27P
   Independent Clock Quad HOTLink II??Deserializing Reclocker
CYV15G0203TB CYPRESS-CYV15G0203TB_07 Datasheet
676Kb / 20P
   Independent Clock Dual HOTLink II??Serializer
CYV15G0203TB CYPRESS-CYV15G0203TB_09 Datasheet
649Kb / 20P
   Independent Clock Dual HOTLink II Serializer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com