Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1387D-167BZI Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1387D-167BZI
Description  18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1387D-167BZI Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1387D-167BZI Datasheet HTML 3Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 4Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 5Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 6Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 7Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 8Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 9Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 10Page - Cypress Semiconductor CY7C1387D-167BZI Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 30 page
background image
CY7C1386D, CY7C1386F
CY7C1387D, CY7C1387F
Document Number: 38-05545 Rev. *E
Page 7 of 30
Functional Overview
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. All data outputs pass through
output registers controlled by the rising edge of the clock.
The
CY7C1386D/CY7C1387D/CY7C1386F/CY7C1387F
supports secondary cache in systems using either a linear or
interleaved burst sequence. The interleaved burst order
supports Pentium® and i486
™ processors. The linear burst
sequence is suited for processors that use a linear burst
sequence. The burst order is user selectable, and is
determined by sampling the MODE input. Accesses can be
initiated with either the processor address strobe (ADSP) or
the controller address strobe (ADSC). Address advancement
through the burst sequence is controlled by the ADV input. A
two-bit on-chip wraparound burst counter captures the first
address in a burst sequence and automatically increments the
address for the rest of the burst access.
Byte write operations are qualified with the byte write enable
(BWE) and byte write select (BWX) inputs. A global write
enable (GW) overrides all byte write inputs and writes data to
all four bytes. All writes are simplified with on-chip
synchronous self timed write circuitry.
Synchronous chip selects CE1, CE2, CE3 [2] and an
asynchronous output enable (OE) provide for easy bank
selection and output tri-state control. ADSP is ignored if CE1
is HIGH.
Single Read Accesses
This access is initiated when the following conditions are
satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2)
chip selects are all asserted active, and (3) the write signals
(GW, BWE) are all deasserted HIGH. ADSP is ignored if CE1
is HIGH. The address presented to the address inputs is
stored into the address advancement logic and the address
register while being presented to the memory core. The
corresponding data is allowed to propagate to the input of the
output registers. At the rising edge of the next clock the data
is allowed to propagate through the output register and onto
the data bus within tCO if OE is active LOW. The only exception
occurs when the SRAM is emerging from a deselected state
to a selected state, its outputs are always tri-stated during the
first cycle of the access. After the first cycle of the access, the
outputs are controlled by the OE signal. Consecutive single
read cycles are supported.
The CY7C1386D/CY7C1387D/CY7C1386F/CY7C1387F is a
double cycle deselect part. Once the SRAM is deselected at
clock rise by the chip select and either ADSP or ADSC signals,
its output will tri-state immediately after the next clock rise.
Single Write Accesses Initiated by ADSP
This access is initiated when both of the following conditions
are satisfied at clock rise: (1) ADSP is asserted LOW, and (2)
chip select is asserted active. The address presented is
loaded into the address register and the address
advancement logic while being delivered to the memory core.
VSS
Ground
Ground for the core of the device.
VSSQ
IO Ground
Ground for the IO circuitry.
VDDQ
IO Power Supply
Power supply for the IO circuitry.
MODE
Input-
Static
Selects burst order. When tied to GND selects linear burst sequence. When tied
to VDD or left floating selects interleaved burst sequence. This is a strap pin and
must remain static during device operation. Mode pin has an internal pull up.
TDO
JTAG serial output
Synchronous
Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If
the JTAG feature is not used, this pin must be disconnected. This pin is not available
on TQFP packages.
TDI
JTAG serial
input
Synchronous
Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG
feature is not used, this pin can be disconnected or connected to VDD. This pin is
not available on TQFP packages.
TMS
JTAG serial
input
Synchronous
Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG
feature is not used, this pin can be disconnected or connected to VDD. This pin is
not available on TQFP packages.
TCK
JTAG-
Clock
Clock input to the JTAG circuitry. If the JTAG feature is not used, this pin must
be connected to VSS. This pin is not available on TQFP packages.
NC
No Connects. Not internally connected to the die
NC/(36M, 72M,
144M, 288M,
576M, 1G)
These pins are not connected. They will be used for expansion to the 36M, 72M,
144M, 288M, 576M, and 1G densities.
Pin Definitions (continued)
Name
IO
Description
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1387D-167BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1387D-167BZI CYPRESS-CY7C1387D-167BZI Datasheet
481Kb / 29P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387D-167BZI CYPRESS-CY7C1387D-167BZI Datasheet
687Kb / 34P
   18-Mbit (512 K 횞 36/1 M 횞 18) Pipelined DCD Sync SRAM
More results

Similar Description - CY7C1387D-167BZI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1387D CYPRESS-CY7C1387D Datasheet
481Kb / 29P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1386DV25 CYPRESS-CY7C1386DV25 Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1M x 18) Pipelined DCD Sync SRAM
CY7C1366C CYPRESS-CY7C1366C_06 Datasheet
549Kb / 29P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
CY7C1366C CYPRESS-CY7C1366C Datasheet
458Kb / 27P
   9-Mbit (256K x 36/512K x 18) Pipelined DCD Sync SRAM
CY7C1298H CYPRESS-CY7C1298H Datasheet
383Kb / 16P
   1-Mbit (64K x 18) Pipelined DCD Sync SRAM
CY7C1298F CYPRESS-CY7C1298F Datasheet
332Kb / 15P
   1-Mbit (64K x 18) Pipelined DCD Sync SRAM
CY7C1386D CYPRESS-CY7C1386D_11 Datasheet
1Mb / 36P
   18-Mbit (512 K x 36/1 M x 18) Pipelined DCD Sync SRAM
CY7C1444AV25 CYPRESS-CY7C1444AV25 Datasheet
440Kb / 26P
   36-Mbit (1M x 36/2M x 18) Pipelined DCD Sync SRAM
CY7C1444AV33 CYPRESS-CY7C1444AV33 Datasheet
479Kb / 26P
   36-Mbit (1M x 36/2Mx 18) Pipelined DCD Sync SRAM
CY7C1484V25 CYPRESS-CY7C1484V25 Datasheet
1Mb / 26P
   72-Mbit (2M x 36/4M x 18) Pipelined DCD Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com