Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1334H-133AXC Datasheet(PDF) 9 Page - Cypress Semiconductor

Part # CY7C1334H-133AXC
Description  2-Mbit (64K x 32) Pipelined SRAM with NoBL??Architecture
Download  13 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1334H-133AXC Datasheet(HTML) 9 Page - Cypress Semiconductor

Back Button CY7C1334H-133AXC Datasheet HTML 5Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 6Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 7Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 8Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 9Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 10Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 11Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 12Page - Cypress Semiconductor CY7C1334H-133AXC Datasheet HTML 13Page - Cypress Semiconductor  
Zoom Inzoom in Zoom Outzoom out
 9 / 13 page
background image
CY7C1334H
Document #: 38-05678 Rev. *B
Page 9 of 13
Switching Characteristics Over the Operating Range [12, 13]
166 MHz
133 MHz
Parameter
Description
Min.
Max.
Min.
Max.
Unit
tPOWER
VDD (typical) to the First Access
[14]
11
ms
Clock
tCYC
Clock Cycle Time
6.0
7.5
ns
tCH
Clock HIGH
2.5
3.0
ns
tCL
Clock LOW
2.5
3.0
ns
Output Times
tCO
Data Output Valid after CLK Rise
3.5
4.0
ns
tDOH
Data Output Hold after CLK Rise
1.5
1.5
ns
tCLZ
Clock to Low-Z[15, 16, 17]
00
ns
tCHZ
Clock to High-Z[15, 16, 17]
3.5
4.0
ns
tOEV
OE LOW to Output Valid
3.5
4.0
ns
tOELZ
OE LOW to Output Low-Z[15, 16, 17]
00
ns
tOEHZ
OE HIGH to Output High-Z[15, 16, 17]
3.5
4.0
ns
Set-up Times
tAS
Address Set-up before CLK Rise
1.5
1.5
ns
tALS
ADV/LD Set-up before CLK Rise
1.5
1.5
ns
tWES
GW, BW[A:D] Set-up before CLK Rise
1.5
1.5
ns
tCENS
CEN Set-up before CLK Rise
1.5
1.5
ns
tDS
Data Input Set-up before CLK Rise
1.5
1.5
ns
tCES
Chip Enable Set-Up before CLK Rise
1.5
1.5
ns
Hold Times
tAH
Address Hold after CLK Rise
0.5
0.5
ns
tALH
ADV/LD Hold after CLK Rise
0.5
0.5
ns
tWEH
GW, BW[A:D] Hold after CLK Rise
0.5
0.5
ns
tCENH
CEN Hold after CLK Rise
0.5
0.5
ns
tDH
Data Input Hold after CLK Rise
0.5
0.5
ns
tCEH
Chip Enable Hold after CLK Rise
0.5
0.5
ns
Notes:
12. Test conditions shown in (a), (b) and (c) of AC Test Loads.
13. Timing reference level is 1.5V when VDDQ = 3.3V and 1.25V when VDDQ = 2.5V.
14. This part has a voltage regulator internally; tPOWER is the time that the power needs to be supplied above VDD minimum initially before a Read or Write operation
can be initiated.
15. tCHZ, tCLZ, tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
16. At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same
data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed
to achieve Tri-State prior to Low-Z under the same system conditions
17. This parameter is sampled and not 100% tested.
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1334H-133AXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C133 CYPRESS-CY7C133 Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25 CYPRESS-CY7C133-25 Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25JC CYPRESS-CY7C133-25JC Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25JI CYPRESS-CY7C133-25JI Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-35JC CYPRESS-CY7C133-35JC Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
More results

Similar Description - CY7C1334H-133AXC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1378C CYPRESS-CY7C1378C Datasheet
310Kb / 13P
   9-Mbit (256K x 32) Pipelined SRAM with NoBL??Architecture
CY7C1378B CYPRESS-CY7C1378B Datasheet
351Kb / 14P
   9-Mbit (256K x 32) Pipelined SRAM with NoBL Architecture
CY7C1329H CYPRESS-CY7C1329H Datasheet
711Kb / 16P
   2-Mbit (64K x 32) Pipelined Sync SRAM
CY7C1350G CYPRESS-CY7C1350G Datasheet
298Kb / 15P
   4-Mbit (128K x 36) Pipelined SRAM with NoBL Architecture
CY7C1350G CYPRESS-CY7C1350G_06 Datasheet
362Kb / 15P
   4-Mbit (128K x 36) Pipelined SRAM with NoBL??Architecture
CY7C1352G CYPRESS-CY7C1352G_06 Datasheet
330Kb / 12P
   4-Mbit (256K x 18) Pipelined SRAM with NoBL??Architecture
CY7C1352G CYPRESS-CY7C1352G Datasheet
223Kb / 13P
   4-Mbit (256Kx18) Pipelined SRAM with NoBL Architecture
CY7C1352F CYPRESS-CY7C1352F Datasheet
291Kb / 13P
   4-Mbit (256Kx18) Pipelined SRAM with NoBL??Architecture
CY7C1352G CYPRESS-CY7C1352G_13 Datasheet
555Kb / 21P
   4-Mbit (256 K x 18) Pipelined SRAM with NoBL??Architecture
CY7C1350G CYPRESS-CY7C1350G_13 Datasheet
639Kb / 22P
   4-Mbit (128 K x 36) Pipelined SRAM with NoBL??Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com