Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1332AV25 Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1332AV25
Description  18-Mbit (512K x 36/1Mbit x 18) Pipelined Register-Register Late Write
Download  19 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1332AV25 Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1332AV25 Datasheet HTML 3Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 4Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 5Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 6Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 7Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 8Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 9Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 10Page - Cypress Semiconductor CY7C1332AV25 Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 19 page
background image
PRELIMINARY
CY7C1330AV25
CY7C1332AV25
Document No: 001-07844 Rev. *A
Page 7 of 19
EXTEST
EXTEST is a mandatory 1149.1 instruction which is to be
executed whenever the instruction register is loaded with all
0s. EXTEST is not implemented in this SRAM TAP controller,
and therefore this device is not compliant to 1149.1. The TAP
controller does recognize an all-0 instruction.
When an EXTEST instruction is loaded into the instruction
register, the SRAM responds as if a SAMPLE/PRELOAD
instruction has been loaded. There is one difference between
the
two
instructions.
Unlike
the
SAMPLE/PRELOAD
instruction, EXTEST places the SRAM outputs in a High-Z
state.
IDCODE
The IDCODE instruction causes a vendor-specific, 32-bit code
to be loaded into the instruction register. It also places the
instruction register between the TDI and TDO pins and allows
the IDCODE to be shifted out of the device when the TAP
controller enters the Shift-DR state. The IDCODE instruction
is loaded into the instruction register upon power-up or
whenever the TAP controller is given a test logic reset state.
SAMPLE Z
The SAMPLE Z instruction causes the boundary scan register
to be connected between the TDI and TDO pins when the TAP
controller is in a Shift-DR state. The SAMPLE Z command puts
the output bus into a High-Z state until the next command is
given during the “Update IR” state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is
captured in the boundary scan register.
The user must be aware that the TAP controller clock can only
operate at a frequency up to 20 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because
there is a large difference in the clock frequencies, it is
possible that during the Capture-DR state, an input or output
will undergo a transition. The TAP may then try to capture a
signal while in transition (metastable state). This will not harm
the device, but there is no guarantee as to the value that will
be captured. Repeatable results may not be possible.
To guarantee that the boundary scan register will capture the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller's capture set-up plus
hold times (tCS and tCH). The SRAM clock input might not be
captured correctly if there is no way in a design to stop (or
slow) the clock during a SAMPLE/PRELOAD instruction. If this
is an issue, it is still possible to capture all other signals and
simply ignore the value of the CK and CK captured in the
boundary scan register.
Once the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the
boundary scan register between the TDI and TDO pins.
PRELOAD allows an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells
prior to the selection of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases
can occur concurrently when required—that is, while data
captured is shifted out, the preloaded data can be shifted in.
BYPASS
When the BYPASS instruction is loaded in the instruction
register and the TAP is placed in a Shift-DR state, the bypass
register is placed between the TDI and TDO pins. The
advantage of the BYPASS instruction is that it shortens the
boundary scan path when multiple devices are connected
together on a board.
Reserved
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1332AV25

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C133 CYPRESS-CY7C133 Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25 CYPRESS-CY7C133-25 Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25JC CYPRESS-CY7C133-25JC Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-25JI CYPRESS-CY7C133-25JI Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
CY7C133-35JC CYPRESS-CY7C133-35JC Datasheet
506Kb / 13P
   2K x 16 Dual-Port Static RAM
More results

Similar Description - CY7C1332AV25

ManufacturerPart #DatasheetDescription
logo
GSI Technology
GS815018AB GSI-GS815018AB Datasheet
992Kb / 25P
   1M x 18, 512K x 36 18Mb Register-Register Late Write SRAM
GS8150V18AB GSI-GS8150V18AB Datasheet
797Kb / 25P
   1M x 18, 512K x 36 18Mb Register-Register Late Write SRAM
logo
Cypress Semiconductor
CY7C1380D CYPRESS-CY7C1380D Datasheet
469Kb / 29P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1380CV25 CYPRESS-CY7C1380CV25_04 Datasheet
510Kb / 33P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1380D CYPRESS-CY7C1380D_07 Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1380DV25 CYPRESS-CY7C1380DV25 Datasheet
1Mb / 29P
   18-Mbit (512K x 36/1M x 18) Pipelined SRAM
CY7C1386D CYPRESS-CY7C1386D_07 Datasheet
1Mb / 30P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1387D CYPRESS-CY7C1387D Datasheet
481Kb / 29P
   18-Mbit (512K x 36/1 Mbit x 18) Pipelined DCD Sync SRAM
CY7C1360 CYPRESS-CY7C1360 Datasheet
895Kb / 34P
   9-Mbit (256K x 36/512K x 18) Pipelined SRAM
CY7C1360C CYPRESS-CY7C1360C Datasheet
423Kb / 31P
   9-Mbit (256K x 36/512K x 18) Pipelined SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com