Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1307BV25-167BZC Datasheet(PDF) 7 Page - Cypress Semiconductor

Part # CY7C1307BV25-167BZC
Description  18-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1307BV25-167BZC Datasheet(HTML) 7 Page - Cypress Semiconductor

Back Button CY7C1307BV25-167BZC Datasheet HTML 3Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 4Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 5Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 6Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 7Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 8Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 9Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 10Page - Cypress Semiconductor CY7C1307BV25-167BZC Datasheet HTML 11Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 21 page
background image
CY7C1307BV25
CY7C1305BV25
Document #: 38-05630 Rev. *A
Page 7 of 21
Truth Table[2, 3, 4, 5, 6, 7, 8, 9]
Operation
K
RPS
WPS
DQ
DQ
DQ
DQ
Write Cycle:
Load address on the rising
edge of K; wait one cycle;
input write data on two
consecutive K and K rising
edges.
L-H
H[8]
L[9]
D(A+00) at
K(t+1)
D(A+01) at
K(t+1)
D(A+10) at
K(t+2)
D(A+11) at
K(t+2)
Read Cycle:
Load address on the rising
edge of K; wait one cycle;
read data on two consec-
utive C and C rising edges.
L-H
L[9]
X
Q(A+00) at
C(t+1)
Q(A+01) at
C(t+1)
Q(A+10) at
C(t+2)
Q(A+11) at
C(t+2)
NOP: No operation
L-H
H
H
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
D = X
Q = High-Z
Standby: Clock stopped
Stopped
X
X
Previous state
Previous state
Previous state
Previous state
Write Cycle Descriptions (CY7C1305BV25)[2, 10]
BWS0
BWS1
KK
Comments
L
L
L-H
During the Data portion of a Write sequence, both bytes (D[17:0]) are written into the device.
L
L
L-H
During the Data portion of a Write sequence, both bytes (D[17:0]) are written into the device.
L
H
L-H
During the Data portion of a Write sequence, only the lower byte (D[8:0]) is written into the
device. D[17:9] will remain unaltered.
L
H
L-H
During the Data portion of a Write sequence, only the lower byte (D[8:0]) is written into the
device. D[17:9] will remain unaltered.
H
L
L-H
During the Data portion of a Write sequence, only the upper byte (D[17:9]) is written into
the device. D[8:0] will remain unaltered.
H
L
L-H
During the Data portion of a Write sequence, only the upper byte (D[17:9]) is written into
the device. D[8:0] will remain unaltered.
H
H
L-H
No data is written into the device during this portion of a Write operation.
H
H
L-H
No data is written into the device during this portion of a Write operation.
Notes:
2. X = Don't Care, H = Logic HIGH, L = Logic LOW,
represents rising edge.
3. Device will power-up deselected and the outputs in a three-state condition.
4. “A” represents address location latched by the devices when transaction was initiated. A+00, A+01, A+10 and A+11 represents the address sequence in the burst.
5. “t” represents the cycle at which a read/write operation is started. t+1 and t+2 are the first and second clock cycles respectively succeeding the “t” clock cycle.
6. Data inputs are registered at K and K rising edges. Data outputs are delivered on C and C rising edges, except when in single clock mode.
7. It is recommended that K = K and C = C when clock is stopped. This is not essential, but permits most rapid restart by overcoming transmission line charging
symmetrically.
8. If this signal was LOW to initiate the previous cycle, this signal becomes a don’t care for this operation.
9. This signal was HIGH on previous K clock rise. Initiating consecutive Read or Write operations on consecutive K clock rises is not permitted. The device will
ignore the second Read request.
10. Assumes a Write cycle was initiated per the Write Port Cycle Description Truth Table. BWS0 and BWS1 in the case of CY7C1305BV25 and BWS2 and BWS3 in
the case of CY7C1307BV25 can be altered on different portions of a Write cycle, as long as the set-up and hold requirements are achieved.
[+] Feedback
[+] Feedback


Similar Part No. - CY7C1307BV25-167BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1307BV25-167BZC CYPRESS-CY7C1307BV25-167BZC Datasheet
247Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
More results

Similar Description - CY7C1307BV25-167BZC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1305AV25 CYPRESS-CY7C1305AV25 Datasheet
333Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1305BV25 CYPRESS-CY7C1305BV25 Datasheet
247Kb / 21P
   18-Mbit Burst of 4 Pipelined SRAM with QDR Architecture
CY7C1305BV18 CYPRESS-CY7C1305BV18 Datasheet
244Kb / 20P
   18-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1303BV18 CYPRESS-CY7C1303BV18 Datasheet
246Kb / 19P
   18-Mbit Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1303CV25 CYPRESS-CY7C1303CV25 Datasheet
539Kb / 21P
   18-Mbit Burst of 2 Pipelined SRAM with QDR Architecture
CY7C1303BV25 CYPRESS-CY7C1303BV25 Datasheet
817Kb / 19P
   18-Mbit Burst of 2 Pipelined SRAM with QDR??Architecture
CY7C1304CV25 CYPRESS-CY7C1304CV25 Datasheet
300Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1304DV25 CYPRESS-CY7C1304DV25_06 Datasheet
424Kb / 18P
   9-Mbit Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1305AV18 CYPRESS-CY7C1305AV18 Datasheet
480Kb / 20P
   18-Mb Burst of 4 Pipelined SRAM with QDR??Architecture
CY7C1303AV25 CYPRESS-CY7C1303AV25 Datasheet
479Kb / 19P
   18-Mb Burst of 2 Pipelined SRAM with QDR??Architecture
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com