Electronic Components Datasheet Search |
|
ADS1274IPAPTG4 Datasheet(PDF) 4 Page - Burr-Brown (TI) |
|
|
ADS1274IPAPTG4 Datasheet(HTML) 4 Page - Burr-Brown (TI) |
4 / 49 page www.ti.com ADS1274 ADS1278 SBAS367 – JUNE 2007 ELECTRICAL CHARACTERISTICS (continued) All specifications at TA = –40°C to +105°C, AVDD = +5V, DVDD = +1.8V, IOVDD = +3.3V, fCLK = 27MHz, VREFP = 2.5V, VREFN = 0V, and all channels active, unless otherwise noted. ADS1274, ADS1278 PARAMETER TEST CONDITIONS MIN TYP MAX UNIT AC Performance Crosstalk f = 1kHz, –0.5dBFS(5) –107 dB High-Speed mode 101 106 dB VREF = 2.5V 103 110 dB High-Resolution mode Signal-to-noise ratio (SNR)(6) VREF = 3V 111 dB (unweighted) Low-Power mode 101 106 dB Low-Speed mode 101 107 dB Total harmonic distortion (THD)(7) VIN = 1kHz, –0.5dBFS –108 –96 dB Spurious-free dynamic range 109 dB Passband ripple ±0.005 dB Passband 0.453 fDATA Hz –3dB Bandwidth 0.49 fDATA Hz High-Resolution mode 95 dB Stop band attenuation All other modes 100 High-Resolution mode 0.547 fDATA 127.453 fDATA Hz Stop band All other modes 0.547 fDATA 63.453 fDATA Hz High-Resolution mode 39/fDATA s Group delay All other modes 38/fDATA s High-Resolution mode Complete settling 78/fDATA s Settling time (latency) All other modes Complete settling 76/fDATA s Voltage Reference Inputs fCLK = 27MHz 0.5 2.5 3.1 V Reference input voltage (VREF) (VREF = VREFP – VREFN) fCLK = 32.768MHz (8) 0.5 2.5 2.6 V Negative reference input (VREFN) AGND – 0.1 AGND + 0.1 V Positive reference input (VREFP) VREFN + 0.5 AVDD + 0.1 V High-Speed mode 1.3 k Ω High-Resolution mode 1.3 k Ω ADS1274 Reference Input impedance Low-Power mode 2.6 k Ω Low-Speed mode 13 k Ω High-Speed mode 0.65 k Ω High-Resolution mode 0.65 k Ω ADS1278 Reference Input impedance Low-Power mode 1.3 k Ω Low-Speed mode 6.5 k Ω Digital Input/Output (IOVDD = 1.8V to 3.6V) VIH 0.7 IOVDD IOVDD V VIL DGND 0.3 IOVDD V VOH IOH = 4mA 0.8 IOVDD IOVDD V VOL IOL = 4mA DGND 0.2 IOVDD V Input leakage 0 < VIN DIGITAL < IOVDD ±10 μA High-Speed mode(8) 0.1 32.768 MHz Master clock rate (fCLK) Other modes 0.1 27 MHz (5) Worst-case channel crosstalk between one or more channels. (6) Minimum SNR is ensured by the limit of the DC noise specification. (7) THD includes the first nine harmonics of the input signal; Low-Speed mode includes the first five harmonics. (8) fCLK = 32.768MHz max for High-Speed mode, and 27MHz max for all other modes. When fCLK > 27MHz, operation is limited to Frame-Sync mode and VREF ≤ 2.6V. 4 Copyright © 2007, Texas Instruments Incorporated Submit Documentation Feedback Product Folder Link(s): ADS1274 ADS1278 |
Similar Part No. - ADS1274IPAPTG4 |
|
Similar Description - ADS1274IPAPTG4 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |