Electronic Components Datasheet Search |
|
WM8766 Datasheet(PDF) 9 Page - Wolfson Microelectronics plc |
|
WM8766 Datasheet(HTML) 9 Page - Wolfson Microelectronics plc |
9 / 36 page Production Data WM8766 w PD Rev 4.1 July 2005 9 DIGITAL AUDIO INTERFACE – SLAVE MODE BCLK DIN1/2/3 LRCLK WM8766 DAC DSP/ DECODER 3 Figure 4 Audio Interface – Slave Mode BCLK LRCLK t BCH t BCL t BCY DIN1/2/3 t LRSU t DS t LRH Figure 5 Digital Audio Data Timing – Slave Mode Test Conditions AVDD = 5V, DVDD = 3.3V, AGND = 0V, DGND = 0V, TA = +25 oC, Slave Mode, fs = 48kHz, MCLK = 256fs unless otherwise stated. PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNIT Audio Data Input Timing Information BCLK cycle time tBCY 50 ns BCLK pulse width high tBCH 20 ns BCLK pulse width low tBCL 20 ns LRCLK set-up time to BCLK rising edge tLRSU 10 ns LRCLK hold time from BCLK rising edge tLRH 10 ns DIN1/2/3 set-up time to BCLK rising edge tDS 10 ns DIN1/2/3 hold time from BCLK rising edge tDH 10 ns Table 3 Digital Audio Data Timing – Slave Mode |
Similar Part No. - WM8766 |
|
Similar Description - WM8766 |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |