Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7B9950AI Datasheet(PDF) 2 Page - Cypress Semiconductor

Part # CY7B9950AI
Description  2.5/3.3V 200-MHz High-Speed Multi-Phase PLL Clock Buffer
Download  9 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7B9950AI Datasheet(HTML) 2 Page - Cypress Semiconductor

  CY7B9950AI Datasheet HTML 1Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 2Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 3Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 4Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 5Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 6Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 7Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 8Page - Cypress Semiconductor CY7B9950AI Datasheet HTML 9Page - Cypress Semiconductor  
Zoom Inzoom in Zoom Outzoom out
 2 / 9 page
background image
RoboClock
CY7B9950
Document #: 38-07338 Rev. *B
Page 2 of 9
Device Configuration
The outputs of the CY7B9950 can be configured to run at
frequencies ranging from 6 to 200 MHz. Banks 3 and 4 output
dividers are controlled by 3F[1:0] and 4F[1:0] as indicated in
Table 1 and Table 2, respectively.
The three-level FS control pin setting determines the nominal
operating frequency range of the divide-by-one outputs of the
device. The CY7B9950 PLL operating frequency range that
corresponds to each FS level is given in Table 3.
Selectable output skew is in discrete increments of time unit
(tU).The value of tU is determined by the FS setting and the
maximum nominal frequency. The equation to be used to
determine the tU value is as follows: tU = 1 / (fNOM x MF)
where MF is a multiplication factor, which is determined by the
FS setting as indicated in Table 4.
Notes:
1.
“PD” indicates an internal pull-down and “PU” indicates an internal pull-up. “3” indicates a three-level input buffer
2.
A bypass capacitor (0.1
µF) should be placed as close as possible to each positive power pin (< 0.2”). If these bypass capacitors are not close to the pins their
high-frequency filtering characteristic will be cancelled by the lead inductance of the traces.
3.
When TEST = MID and sOE# = HIGH, PLL remains active with nF[1:0] = LL functioning as an output disable control for individual output banks. Skew selections
remain in effect unless nF[1:0] = LL.
4.
These states are used to program the phase of the respective banks (see Table 5).
Pin Description
Pin
Name
I/O[1]
Type
Description
29
REF
I
LVTTL/LVCMOS
Reference Clock Input.
13
FB
I
LVTTL
Feedback Input.
27
TEST
I
Three-level
When MID or HIGH, Disables Phase-locked Loop (PLL) (except for condi-
tions of note 3). REF goes to outputs of Bank 1 and Bank 2. REF goes to
outputs of Bank 3 and Bank 4 through output dividers K and M. Set LOW for
normal operation.
22
sOE#
I, PD
Two-level
Synchronous Output Enable. When HIGH, it stops clock outputs (except 2Q0
and 2Q1) in a LOW state (for PE = H or M) – 2Q0 and 2Q1 may be used as
the feedback signal to maintain phase lock. When TEST is held at MID level
and sOE# is HIGH, the nF[1:0] pins act as output disable controls for individual
banks when nF[1:0] = LL. Set sOE# LOW for normal operation.
4
PE/HD
I, PU
Three-level
Selects Positive or Negative Edge Control and High or Low output drive
strength. When LOW/HIGH the outputs are synchronized with the
negative/positive edge of the reference clock, respectively. When at MID level,
the output drive strength is increased and the outputs synchronize with the
positive edge of the reference clock (see Table 6).
24, 23, 26,
25, 1, 32, 3,
2
nF[1:0]
I
Three-level
Select frequency and phase of the outputs (see Tables 1, 2, 3, 4, and 5).
31
FS
I
Three-level
Selects VCO operating frequency range (see Table 4).
19, 20, 15,
16, 10, 11,
6, 7
nQ[1:0]
O
LVTTL
Four banks of two outputs (see Tables 1, 2, and 3).
21
VDDQ1
[2]
PWR
Power
Power supply for Bank 1 and Bank 2 output buffers (see Table 7 for supply
level constraints).
12
VDDQ3
[2]
PWR
Power
Power supply for Bank 3 output buffers (see Table 7 for supply level
constraints).
5VDDQ4
[2]
PWR
Power
Power supply for Bank 4 output buffers (see Table 7 for supply level
constraints).
14,30
VDD
[2]
PWR
Power
Power supply for internal circuitry (see Table 7 for supply level constraints).
8,9,17,18,
28
VSS
PWR
Power
Ground.
Table 1. Output Divider Settings — Bank 3
3F[1:0]
K — Bank3 Output Divider
LL
2
HH
4
Other[4]
1
Table 2. Output Divider Settings — Bank 4
4F[1:0]
M — Bank4 Output Divider
LL
2
Other[4]
1
Table 3. Frequency Range Select
FS
PLL Frequency Range
L
24 to 50 MHz
M
48 to 100 MHz
H
96 to 200 MHz


Similar Part No. - CY7B9950AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7B9950AI CYPRESS-CY7B9950AI Datasheet
296Kb / 10P
   2.5/3.3V, 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9950AI CYPRESS-CY7B9950AI Datasheet
331Kb / 12P
   2.5/3.3V, 200 MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9950AIT CYPRESS-CY7B9950AIT Datasheet
296Kb / 10P
   2.5/3.3V, 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9950AIT CYPRESS-CY7B9950AIT Datasheet
331Kb / 12P
   2.5/3.3V, 200 MHz High-Speed Multi-Phase PLL Clock Buffer
More results

Similar Description - CY7B9950AI

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7B995 CYPRESS-CY7B995_07 Datasheet
383Kb / 13P
   2.5/3.3V 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9950 CYPRESS-CY7B9950_07 Datasheet
331Kb / 12P
   2.5/3.3V, 200 MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9950 CYPRESS-CY7B9950_06 Datasheet
296Kb / 10P
   2.5/3.3V, 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B995 CYPRESS-CY7B995 Datasheet
296Kb / 11P
   2.5/3.3V 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B995 CYPRESS-CY7B995_11 Datasheet
538Kb / 17P
   2.5/3.3 V 200-MHz High-Speed Multi-Phase PLL Clock Buffer
CY7B9945V CYPRESS-CY7B9945V Datasheet
110Kb / 10P
   High-speed Multi-phase PLL Clock Buffer
CY7B994V CYPRESS-CY7B994V Datasheet
292Kb / 14P
   High-Speed Multi-Phase PLL Clock Buffer
CY7B993V CYPRESS-CY7B993V_11 Datasheet
586Kb / 18P
   High Speed Multi Phase PLL Clock Buffer
CY7B993V CYPRESS-CY7B993V_05 Datasheet
391Kb / 15P
   High-speed Multi-phase PLL Clock Buffer
CY7B9945V CYPRESS-CY7B9945V_07 Datasheet
261Kb / 11P
   High Speed Multi-phase PLL Clock Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com