Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

W3H64M72E-400SBM Datasheet(PDF) 10 Page - White Electronic Designs Corporation

Part # W3H64M72E-400SBM
Description  64M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  WEDC [White Electronic Designs Corporation]
Direct Link  http://www.whiteedc.com
Logo WEDC - White Electronic Designs Corporation

W3H64M72E-400SBM Datasheet(HTML) 10 Page - White Electronic Designs Corporation

Back Button W3H64M72E-400SBM Datasheet HTML 6Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 7Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 8Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 9Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 10Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 11Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 12Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 13Page - White Electronic Designs Corporation W3H64M72E-400SBM Datasheet HTML 14Page - White Electronic Designs Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 30 page
background image
W3H64M72E-XSBX
10
White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com
White Electronic Designs
March 2006
Rev. 1
ADVANCED*
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
TABLE 2 – BURST DEFINITION
NOTES:
1.
For a burst length of two, A1-Ai select two-data-element block; A0 selects the
starting column within the block.
2.
For a burst length of four, A2-Ai select four-data-element block; A0-1 select the
starting column within the block.
3.
For a burst length of eight, A3-Ai select eight-data-element block; A0-2 select the
starting column within the block.
4.
Whenever a boundary of the block is reached within a given sequence above, the
following access wraps within the block.
Burst
Length
Starting Column
Address
Order of Accesses Within a Burst
Type = Sequential
Type = Interleaved
4
A1
A0
0
0
0-1-2-3
0-1-2-3
0
1
1-2-3-0
1-0-3-2
1
0
2-3-0-1
2-3-0-1
1
1
3-0-1-2
3-2-1-0
8
A2
A1
A0
0
0
0
0-1-2-3-4-5-6-7
0-1-2-3-4-5-6-7
0
0
1
1-2-3-0-5-6-7-4
1-0-3-2-5-4-7-6
0
1
0
2-3-0-1-6-7-4-5
2-3-0-1-6-7-4-5
0
1
1
3-0-1-2-7-4-5-6
3-2-1-0-7-6-5-4
1
0
0
4-5-6-7-0-1-2-3
4-5-6-7-0-1-2-3
1
0
1
5-6-7-4-1-2-3-0
5-4-7-6-1-0-3-2
1
1
0
6-7-4-5-2-3-0-1
6-7-4-5-2-3-0-1
1
1
1
7-4-5-6-3-0-1-2
7-6-5-4-3-2-1-0
OPERATING MODE
The normal operating mode is selected by issuing a
command with bit M7 set to “0,” and all other bits set to
the desired values, as shown in Figure 5. When bit M7 is
“1,” no other bits of the mode register are programmed.
Programming bit M7 to “1” places the DDR2 SDRAM into a
test mode that is only used by the manufacturer and should
not be used. No operation or functionality is guaranteed
if M7 bit is ‘1.’
DLL RESET
DLL RESET is defined by bit M8, as shown in Figure 5.
Programming bit M8 to “1” will activate the DLL RESET
function. Bit M8 is self-clearing, meaning it returns back
to a value of “0” after the DLL RESET function has been
issued.
Anytime the DLL RESET function is used, 200 clock cycles
must occur before a READ command can be issued to
allow time for the internal clock to be synchronized with
the external clock. Failing to wait for synchronization
to occur may result in a violation of the tAC or tDQSCK
parameters.
WRITE RECOVERY
Write recovery (WR) time is defined by bits M9–M11, as
shown in Figure 5. The WR register is used by the DDR2
SDRAM during WRITE with auto precharge operation.
During WRITE with auto precharge operation, the DDR2
SDRAM delays the internal auto precharge operation by
WR clocks (programmed in bits M9–M11) from the last
data burst.
WR values of 2, 3, 4, 5, or 6 clocks may be used for
programming bits M9–M11. The user is required to
program the value of WR, which is calculated by dividing
tWR (in ns) by tCK (in ns) and rounding up a non integer
value to the next integer; WR [cycles] = tWR [ns] / tCK [ns].
Reserved states should not be used as unknown operation
or incompatibility with future versions may result.
POWER-DOWN MODE
Active power-down (PD) mode is defined by bit M12,
as shown in Figure 5. PD mode allows the user to
determine the active power-down mode, which determines
performance versus power savings. PD mode bit M12 does
not apply to precharge PD mode.
When bit M12 = 0, standard active PD mode or “fast-exit”
active PD mode is enabled. The tXARD parameter is used
for fast-exit active PD exit timing. The DLL is expected to
be enabled and running during this mode.
When bit M12 = 1, a lower-power active PD mode or “slow-
exit” active PD mode is enabled. The tXARD parameter is
used for slow-exit active PD exit timing. The DLL can be
enabled, but “frozen” during active PD mode since the exit-
to-READ command timing is relaxed. The power difference
expected between PD normal and PD low-power mode is
defined in the ICC table.


Similar Part No. - W3H64M72E-400SBM

ManufacturerPart #DatasheetDescription
logo
White Electronic Design...
W3H64M72EERXXXAD7MG WEDC-W3H64M72EERXXXAD7MG Datasheet
195Kb / 14P
   512MB - 64Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP Mini-DIMM
W3H64M72EERXXXAD7SG WEDC-W3H64M72EERXXXAD7SG Datasheet
195Kb / 14P
   512MB - 64Mx72 DDR2 SDRAM REGISTERED, w/PLL, VLP Mini-DIMM
More results

Similar Description - W3H64M72E-400SBM

ManufacturerPart #DatasheetDescription
logo
White Electronic Design...
W3H32M72E-XSBX WEDC-W3H32M72E-XSBX Datasheet
920Kb / 30P
   32M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
W3H32M64E-XSBX WEDC-W3H32M64E-XSBX Datasheet
231Kb / 6P
   32M x 64 DDR2 SDRAM 208 PBGA Multi-Chip Package
logo
Elpida Memory
EBE51ED8ABFA ELPIDA-EBE51ED8ABFA Datasheet
168Kb / 22P
   512MB Unbuffered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51ED8AGFA ELPIDA-EBE51ED8AGFA Datasheet
194Kb / 23P
   512MB Unbuffered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51ED8AEFA ELPIDA-EBE51ED8AEFA Datasheet
186Kb / 22P
   512MB Unbuffered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51RD8ABFA ELPIDA-EBE51RD8ABFA Datasheet
174Kb / 22P
   512MB Registered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51RD8AGFA ELPIDA-EBE51RD8AGFA Datasheet
198Kb / 23P
   512MB Registered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51RD8AEFA ELPIDA-EBE51RD8AEFA Datasheet
190Kb / 22P
   512MB Registered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
EBE51ED8AEFA-6 ELPIDA-EBE51ED8AEFA-6 Datasheet
194Kb / 22P
   512MB Unbuffered DDR2 SDRAM DIMM (64M words x 72 bits, 1 Rank)
logo
Mosel Vitelic, Corp
V437464S24V MOSEL-V437464S24V Datasheet
318Kb / 12P
   3.3 VOLT 64M x 72 HIGH PERFORMANCE UNBUFFERED ECC SDRAM MODULE
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com