Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IS61NLF25636A-6.5TQ Datasheet(PDF) 1 Page - Integrated Silicon Solution, Inc

Part # IS61NLF25636A-6.5TQ
Description  256K x 36 and 512K x 18 9Mb, FLOW THROUGH (NO WAIT) STATE BUS SRAM
Download  37 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ISSI [Integrated Silicon Solution, Inc]
Direct Link  http://www.issi.com
Logo ISSI - Integrated Silicon Solution, Inc

IS61NLF25636A-6.5TQ Datasheet(HTML) 1 Page - Integrated Silicon Solution, Inc

  IS61NLF25636A-6.5TQ Datasheet HTML 1Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 2Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 3Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 4Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 5Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 6Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 7Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 8Page - Integrated Silicon Solution, Inc IS61NLF25636A-6.5TQ Datasheet HTML 9Page - Integrated Silicon Solution, Inc Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 37 page
background image
Integrated Silicon Solution, Inc. — www.issi.com — 1-800-379-4774
1
Rev. B
08/26/05
IS61NLF25636A/IS61NVF25636A
IS61NLF51218A/IS61NVF51218A
ISSI®
Copyright © 2005 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability
arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any
published information and before placing orders for products.
FEATURES
• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single Read/Write control pin
• Clock controlled, registered address,
data and control
• Interleaved or linear burst sequence control using
MODE input
• Three chip enables for simple depth expansion
and address pipelining
• Power Down mode
• Common data inputs and data outputs
CKE pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 119-ball PBGA, and 165-
ball PBGA packages
• Power supply:
NVF: VDD 2.5V (± 5%), VDDQ 2.5V (± 5%)
NLF: VDD 3.3V (± 5%), VDDQ 3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available
DESCRIPTION
The 9 Meg 'NLF/NVF' product family feature high-speed,
low-power synchronous static RAMs designed to provide
a burstable, high-performance, 'no wait' state, device for
networking and communications applications. They are
organized as 256K words by 36 bits and 512K words by 18
bits, fabricated with
ISSI's advanced CMOS technology.
Incorporating a 'no wait' state feature, wait cycles are
eliminated when the bus switches from read to write, or
write to read. This device integrates a 2-bit burst counter,
high-speed SRAM core, and high-drive capability outputs
into a single monolithic circuit.
All synchronous inputs pass through registers are controlled
by a positive-edge-triggered single clock input. Operations
may be suspended and all synchronous inputs ignored
when Clock Enable,
CKE is HIGH. In this state the internal
device will hold their previous values.
All Read, Write and Deselect cycles are initiated by the
ADV input. When the ADV is HIGH the internal burst
counter is incremented. New external addresses can be
loaded when ADV is LOW.
Write cycles are internally self-timed and are initiated by
the rising edge of the clock inputs and when
WE is LOW.
Separate byte enables allow individual bytes to be written.
A burst mode pin (MODE) defines the order of the burst
sequence. When tied HIGH, the interleaved burst sequence
is selected. When tied LOW, the linear burst sequence is
selected.
256K x 36 and 512K x 18
9Mb, FLOW THROUGH 'NO WAIT'
STATE BUS SRAM
AUGUST 2005
FAST ACCESS TIME
Symbol
Parameter
6.5
7.5
Units
tKQ
Clock Access Time
6.5
7.5
ns
tKC
Cycle Time
7.5
8.5
ns
Frequency
133
117
MHz


Similar Part No. - IS61NLF25636A-6.5TQ

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS61NLF25636 ISSI-IS61NLF25636 Datasheet
155Kb / 20P
   SRAM
More results

Similar Description - IS61NLF25636A-6.5TQ

ManufacturerPart #DatasheetDescription
logo
Integrated Silicon Solu...
IS61NLP25636A ISSI-IS61NLP25636A Datasheet
261Kb / 37P
   256K x 36 and 512K x 18 9Mb, PIPELINE (NO WAIT) STATE BUS SRAM
IS61NLF25672 ISSI-IS61NLF25672 Datasheet
251Kb / 35P
   256K x 72, 512K x 36 and 1M x 18 18Mb, FLOW THROUGH (NO WAIT) STATE BUS SRAM
IS61NLF12836A ISSI-IS61NLF12836A Datasheet
194Kb / 27P
   128K x 36 and 256K x 18 4Mb, FLOW THROUGH (NO WAIT) STATE BUS SRAM
IS61NP25632 ISSI-IS61NP25632 Datasheet
157Kb / 20P
   256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NF25618-8.5TQ ISSI-IS61NF25618-8.5TQ Datasheet
129Kb / 20P
   128K x 32, 128K x 36 and 256K x 18 FLOW-THROUGH NO WAIT STATE BUS SRAM
IS61NLP25672 ISSI-IS61NLP25672 Datasheet
277Kb / 35P
   256K x 72, 512K x 36 and 1M x 18 18Mb, PIPELINE (NO WAIT) STATE BUS SRAM
IS61NVVP25672 ISSI-IS61NVVP25672 Datasheet
160Kb / 29P
   256K x 72 and 512K x 36, 18Mb PIPELINE (NO WAIT) STATE BUS SRAM
logo
AMIC Technology
A67L93181 AMICC-A67L93181 Datasheet
246Kb / 18P
   512K X 18, 256K X 36 LVTTL, Flow-through ZeBL SRAM
logo
Cypress Semiconductor
CY7C1361B CYPRESS-CY7C1361B Datasheet
856Kb / 34P
   9-Mbit (256K x 36/512K x 18) Flow-Through SRAM
logo
AMIC Technology
A67P93181 AMICC-A67P93181_15 Datasheet
251Kb / 18P
   512K X 18, 256K X 36 LVTTL, Flow-through ZeBL SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com