Electronic Components Datasheet Search |
|
IS25C08-2ZLI Datasheet(PDF) 2 Page - Integrated Silicon Solution, Inc |
|
IS25C08-2ZLI Datasheet(HTML) 2 Page - Integrated Silicon Solution, Inc |
2 / 14 page 2 Integrated Silicon Solution, Inc. — 1-800-379-4774 Preliminary Information Rev. 00H 02/23/06 IS25C08 IS25C16 ISSI® Write Protect ( WP WP WP WP WP): The purpose of this input signal is to initiate Hardware Write Protection mode. This mode prevents the Block Protection bits and the WPEN bit in the Status Register from being altered. To cause Hardware Write Protection, WP must be Low at the same time WPEN is 1. WP may be hardwired to Vcc or GND. HOLD ( HOLD HOLD HOLD HOLD HOLD): This input signal is used to suspend the device in the middle of a serial sequence and temporarily ignore further communication on the bus (SI, SO, SCK). Together with Chip Select, the HOLD signal allows multiple slaves to share the bus. The HOLD signal transitions must occur only when SCK is Low, and be held stable during SCK transitions. (See Figure 8 for Hold timing) To disable this feature, HOLD may be hardwired to Vcc. PIN DESCRIPTIONS CS Chip Select SCK Serial Data Clock SI Serial Data Input SO Serial Data Output GND Ground VCC Power WP Write Protect HOLD Suspends Serial Input PIN DESCRIPTIONS Serial Clock (SCK): This timing signal provides syn- chronization between the microcontroller and IS25C08/ 16. Op-Codes, byte addresses, and data are latched on SI with a rising edge of the SCK. Data on SO is re- freshed on the falling edge of SCK for SPI modes (0,0) and (1,1). Serial Data Input (SI): This is the input pin for all data that the IS25C08/16 is required to receive. Serial Data Output (SO): This is the output pin for all data transmitted from the IS25C08/16. PIN CONFIGURATION 8-Pin DIP, SOIC, and TSSOP Chip Select ( CS CS CS CS CS): The CS pin activates the device. Upon power-up, CS should follow Vcc. When the device is to be enabled for instruction input, the signal requires a High-to-Low transition. While CS is stable Low, the master and slave will communicate via SCK, SI, and SO signals. Upon completion of communication, CS must be driven High. At this moment, the slave device may start its internal write cycle. When CS is high, the device enters a power-saving standby mode, unless an internal write operation is underway. During this mode, the SO pin becomes high impedance. 1 2 3 4 8 7 6 5 CS SO WP GND VCC HOLD SCK SI |
Similar Part No. - IS25C08-2ZLI |
|
Similar Description - IS25C08-2ZLI |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |