Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

HDD128M72D18RPW-16B Datasheet(PDF) 11 Page - Hanbit Electronics Co.,Ltd

Part # HDD128M72D18RPW-16B
Description  DDR SDRAM Module 1024Mbyte (128Mx72bit), based on 64Mx8, 4Banks, 8K Ref., 184Pin-DIMM with PLL & Register
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  HANBIT [Hanbit Electronics Co.,Ltd]
Direct Link  http://www.hbe.co.kr
Logo HANBIT - Hanbit Electronics Co.,Ltd

HDD128M72D18RPW-16B Datasheet(HTML) 11 Page - Hanbit Electronics Co.,Ltd

Back Button HDD128M72D18RPW-16B Datasheet HTML 6Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 7Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 8Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 9Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 10Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 11Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 12Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 13Page - Hanbit Electronics Co.,Ltd HDD128M72D18RPW-16B Datasheet HTML 14Page - Hanbit Electronics Co.,Ltd  
Zoom Inzoom in Zoom Outzoom out
 11 / 14 page
background image
HANBit
HDD128M72D18RPW
URL : www.hbe.co.kr
11
HANBit Electronics Co.,Ltd.
REV 1.0 (January. 2005)
System Notes :
a. Pullup slew rate is characteristized under the test conditions as shown in Figure 1.
b. Pulldown slew rate is measured under the test conditions shown in Figure 2.
c. Pullup slew rate is measured between (VDDQ/2 - 320 mV +/- 250 mV)
Pulldown slew rate is measured between (VDDQ/2 + 320 mV +/- 250 mV)
Pullup and Pulldown slew rate conditions are to be met for any pattern of data, including all outputs switching and
only one output switching.
Example : For typical slew rate, DQ0 is switching
For minmum slew rate, all DQ bits are switching from either high to low, or low to high.
The remaining DQ bits remain the same as for previous state.
d. Evaluation conditions
Typical : 25 °C (T Ambient), VDDQ = 2.5V, typical process
Minimum : 70 °C (T Ambient), VDDQ = 2.3V, slow - slow process
Maximum : 0 °C (T Ambient), VDDQ = 2.7V, fast - fast process
e. The ratio of pullup slew rate to pulldown slew rate is specified for the same temperature and voltage, over the entire
temperature and voltage range. For a given output, it represents the maximum difference between pullup and pulldown
drivers due to process variation.
f. Verified under typical conditions for qualification purposes.
g. TSOPII package divices only.
h. Only intended for operation up to 266 Mbps per pin.
i. A derating factor will be used to increase tIS and tIH in the case where the input slew rate is below 0.5V/ns
as shown in Table 2. The Input slew rate is based on the lesser of the slew rates detemined by either VIH(AC) to VIL(AC) or
VIH(DC) to VIL(DC), similarly for rising transitions.
j. A derating factor will be used to increase tDS and tDH in the case where DQ, DM, and DQS slew rates differ, as shown in Tables
3 & 4. Input slew rate is based on the larger of AC-AC delta rise, fall rate and DC-DC delta rise, Input slew rate is based on the
lesser of the slew rates determined by either VIH(AC) to VIL(AC) or VIH(DC) to VIL(DC), similarly for rising transitions.
The delta rise/fall rate is calculated as: {1/(Slew Rate1)} - {1/(Slew Rate2)}
For example : If Slew Rate 1 is 0.5 V/ns and slew Rate 2 is 0.4 V/ns, then the delta rise, fall rate is - 0.5ns/V . Using the table
given, this would result in the need for an increase in tDS and tDH of 100 ps.
k. Table 3 is used to increase tDS and tDH in the case where the I/O slew rate is below 0.5 V/ns. The I/O slew rate is based on the
lesser on the lesser of the AC - AC slew rate and the DC- DC slew rate. The inut slew rate is based on the lesser of the slew
rates deter mined by either VIH(ac) to VIL(ac) or VIH(DC) to VIL(DC), and similarly for rising transitions.
m. DQS, DM, and DQ input slew rate is specified to prevent double clocking of data and preserve setup and hold times. Signal
transitions through the DC region must be monotony.


Similar Part No. - HDD128M72D18RPW-16B

ManufacturerPart #DatasheetDescription
logo
List of Unclassifed Man...
HDD100 ETC1-HDD100 Datasheet
184Kb / 3P
   DC-DC CONVERTER 100W
HDD100-24S05-P ETC1-HDD100-24S05-P Datasheet
184Kb / 3P
   DC-DC CONVERTER 100W
HDD100-24S05-T ETC1-HDD100-24S05-T Datasheet
184Kb / 3P
   DC-DC CONVERTER 100W
HDD100-24S12-P ETC1-HDD100-24S12-P Datasheet
184Kb / 3P
   DC-DC CONVERTER 100W
HDD100-24S12-T ETC1-HDD100-24S12-T Datasheet
184Kb / 3P
   DC-DC CONVERTER 100W
More results

Similar Description - HDD128M72D18RPW-16B

ManufacturerPart #DatasheetDescription
logo
Hanbit Electronics Co.,...
HDD32M72D9RPW HANBIT-HDD32M72D9RPW Datasheet
408Kb / 10P
   DDR SDRAM Module 256Mbyte (32Mx72bit), based on 32Mx8, 4Banks 8K Ref., 184Pin-DIMM with PLL & Register
HDD64M72D18RPW HANBIT-HDD64M72D18RPW Datasheet
160Kb / 12P
   DDR SDRAM Module 512Mbyte (64Mx72bit), based on 32Mx8, 4Banks, 8K Ref., 184Pin-DIMM with PLL & Register
HDD16M72D9RPW HANBIT-HDD16M72D9RPW Datasheet
338Kb / 10P
   DDR SDRAM Module 128Mbyte (16Mx72bit), based on 16Mx8, 4Banks 4K Ref., 184Pin-DIMM with PLL & Register
HDD32M72D18RPW HANBIT-HDD32M72D18RPW Datasheet
158Kb / 12P
   DDR SDRAM Module 256Mbyte (32Mx72bit), based on 16Mx8, 4Banks, 4K Ref., 184Pin-DIMM with PLL & Register
HDD32M72B18RPW HANBIT-HDD32M72B18RPW Datasheet
158Kb / 12P
   DDR SDRAM Module 256Mbyte (32Mx72bit), based on 16Mx8, 4Banks, 4K Ref., 184Pin-DIMM with PLL & Register
HDD64M72D18W HANBIT-HDD64M72D18W Datasheet
178Kb / 12P
   DDR SDRAM Module 512Mbyte (64Mx72bit), based on 32Mx8, 4Banks, 8K Ref., with 184Pin-DIMM
HDD16M72D9W HANBIT-HDD16M72D9W Datasheet
152Kb / 11P
   DDR SDRAM Module 128Mbyte (16Mx72bit), based on 16Mx8, 4Banks 4K Ref., 184Pin-DIMM with Unbuffered ECC
logo
Samsung semiconductor
M390S6450CT1 SAMSUNG-M390S6450CT1 Datasheet
220Kb / 12P
   64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S2858DT1 SAMSUNG-M390S2858DT1 Datasheet
239Kb / 12P
   128Mx72 SDRAM DIMM with PLL & Register based on Stacked 128Mx4, 4Banks 8K Ref., 3.3V SDRAMs with SPD
logo
Hanbit Electronics Co.,...
HSD64M72D18RP HANBIT-HSD64M72D18RP Datasheet
201Kb / 11P
   Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com