Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

IDT72271LA20PF Datasheet(PDF) 4 Page - Integrated Device Technology

Part # IDT72271LA20PF
Description  CMOS SuperSync FIFO
Download  27 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  IDT [Integrated Device Technology]
Direct Link  http://www.idt.com
Logo IDT - Integrated Device Technology

IDT72271LA20PF Datasheet(HTML) 4 Page - Integrated Device Technology

  IDT72271LA20PF Datasheet HTML 1Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 2Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 3Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 4Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 5Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 6Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 7Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 8Page - Integrated Device Technology IDT72271LA20PF Datasheet HTML 9Page - Integrated Device Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 27 page
background image
4
COMMERCIAL AND INDUSTRIAL
TEMPERATURERANGES
IDT72261LA/72271LA SuperSync FIFO™
16,384 x 9 and 32,768 x 9
Symbol
Name
I/O
Description
D0–D8
Data Inputs
I
Data inputs for a 9-bit bus.
MRS
Master Reset
I
MRS initializes the read and write pointers to zero and sets the output register to all zeroes.
During Master Reset, the FIFO is configured for either FWFT or IDT Standard mode, one of
two programmable flag default settings, and serial or parallel programming of the offset settings.
PRS
Partial Reset
I
PRS initializes the read and write pointers to zero and sets the output method (serial or parallel),
and programmable flag settings are all retained.
RT
Retransmit
I
RT asserted on the rising edge of RCLK initializes the READ pointer to zero, sets the EF flag to
LOW (
OR to HIGH in FWFT mode) temporarily and does not disturb the write pointer, programming
method, existing timing mode or programmable flag settings.
RT is useful to reread data from the
first physical location of the FIFO.
FWFT/SI
First Word Fall
I
During Master Reset, selects First Word Fall Through or IDT Standard mode. Through/Serial
In After Master Reset, this pin functions as a serial input for loading offset registers
WCLK
Write Clock
I
When enabled by
WEN, the rising edge of WCLK writes data into the FIFO and offsets into
the programmable registers for parallel programming, and when enabled by
SEN, the rising
edge of WCLK writes one bit of data into the programmable register for serial programming.
WEN
Write Enable
I
WEN enables WCLK for writing data into the FIFO memory and offset registers.
RCLK
Read Clock
I
When enabled by
REN, the rising edge of RCLK reads data from the FIFO memory and offsets
from the programmable registers.
REN
Read Enable
I
REN enables RCLK for reading data from the FIFO memory and offset registers.
OE
OutputEnable
I
OE controlstheoutputimpedanceofQn.
SEN
Serial Enable
I
SENenablesserialloadingofprogrammableflagoffsets.
LD
Load
I
During Master Reset,
LD selects one of two partial flag default offsets (127 or 1,023) and determines
the flag offset programming method, serial or parallel. After Master Reset, this pin enables writing to
and reading from the offset registers.
DC
Don't Care
I
This pin must be tied to either VCC or GND and must not toggle after Master Reset.
FF/IR
Full Flag/
O
In the IDT Standard mode, the
FF function is selected. FF indicates whether or not the FIFO memory
Input Ready
is full. In the FWFT mode, the
IR function is selected. IR indicates whether or not there is space
available for writing to the FIFO memory.
EF/OR
Empty Flag/
O
In the IDT Standard mode, the
EF function is selected. EF indicates whether or not the FIFO memory
Output Ready
is empty. In FWFT mode, the
OR function is selected. OR indicates whether or not there is valid data
available at the outputs.
PAF
Programmable
O
PAF goes LOW if the number of words in the FIFO memory is more than word capacity of the FIFO
Almost-FullFlag
minus the full offset value m, which is stored in the Full Offset register. There are two possible default
values for m: 127 or 1,023.
PAE
Programmable
O
PAE goes LOW if the number of words in the FIFO memory is less than offset n, which is stored in the
Almost-EmptyFlag
Empty Offset register. There are two possible default values for n: 127 or 1,023. Other values for n
can be programmed into the device.
HF
Half-Full Flag
O
HF indicates whether the FIFO memory is more or less than half-full.
Q0–Q8
DataOutputs
O
Data outputs for a 9-bus
VCC
Power
+5 Volt power supply pins.
GND
Ground
Ground pins.
PIN DESCRIPTION


Similar Part No. - IDT72271LA20PF

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT72271LA IDT-IDT72271LA Datasheet
446Kb / 27P
   CMOS SuperSync FIFO
logo
Renesas Technology Corp
IDT72271LA RENESAS-IDT72271LA Datasheet
537Kb / 28P
   CMOS SuperSync FIFO™ 16,384 x 9 32,768 x 9
FEBRUARY 2018
More results

Similar Description - IDT72271LA20PF

ManufacturerPart #DatasheetDescription
logo
Integrated Device Techn...
IDT72255LA IDT-IDT72255LA Datasheet
354Kb / 27P
   CMOS SUPERSYNC FIFO
DT72281 IDT-DT72281_13 Datasheet
424Kb / 26P
   CMOS SuperSync FIFO
IDT72275 IDT-IDT72275 Datasheet
230Kb / 25P
   CMOS SUPERSYNC FIFO?
IDT72255LA IDT-IDT72255LA_14 Datasheet
488Kb / 27P
   CMOS SuperSync FIFO
IDT72255LA IDT-IDT72255LA_05 Datasheet
328Kb / 27P
   CMOS SuperSync FIFO
IDT72291 IDT-IDT72291 Datasheet
277Kb / 26P
   CMOS SuperSync FIFO
IDT72261LA IDT-IDT72261LA_13 Datasheet
446Kb / 27P
   CMOS SuperSync FIFO
IDT72V271 IDT-IDT72V271 Datasheet
310Kb / 27P
   3.3 VOLT CMOS SuperSync FIFO
IDT72V285 IDT-IDT72V285 Datasheet
213Kb / 25P
   3.3 VOLT CMOS SuperSync FIFO
IDT72V281 IDT-IDT72V281_14 Datasheet
222Kb / 26P
   3.3 VOLT CMOS SuperSync FIFO
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com