Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

EDS1216AABH-75-E Datasheet(PDF) 11 Page - Elpida Memory

Part # EDS1216AABH-75-E
Description  128M bits SDRAM (8M words x 16 bits)
Download  49 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  ELPIDA [Elpida Memory]
Direct Link  http://www.elpida.com/en
Logo ELPIDA - Elpida Memory

EDS1216AABH-75-E Datasheet(HTML) 11 Page - Elpida Memory

Back Button EDS1216AABH-75-E Datasheet HTML 7Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 8Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 9Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 10Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 11Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 12Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 13Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 14Page - Elpida Memory EDS1216AABH-75-E Datasheet HTML 15Page - Elpida Memory Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 49 page
background image
EDS1216AABH, EDS1216CABH
Data Sheet E0410E40 (Ver. 4.0)
11
Pin Function
CLK (input pin)
CLK is the master clock input. Other inputs signals are referenced to the CLK rising edge.
CKE (input pins)
CKE determine validity of the next CLK (clock). If CKE is high, the next CLK rising edge is valid; otherwise it is
invalid. If the CLK rising edge is invalid, the internal clock is not issued and the Synchronous DRAM suspends
operation.
When the Synchronous DRAM is not in burst mode and CKE is negated, the device enters power down mode.
During power down mode, CKE must remain low.
/CS (input pins)
/CS low starts the command input cycle. When /CS is high, commands are ignored but operations continue.
/RAS, /CAS, and /WE (input pins)
/RAS, /CAS and /WE have the same symbols on conventional DRAM but different functions. For details, refer to the
command table.
A0 to A11 (input pins)
Row Address is determined by A0 to A11 at the CLK (clock) rising edge in the active command cycle.
Column Address is determined by A0 to A8 at the CLK rising edge in the read or write command cycle.
A10 defines the precharge mode. When A10 is high in the precharge command cycle, all banks are precharged;
when A10 is low, only the bank selected by BA0 and BA1 is precharged.
When A10 is high in read or write command cycle, the precharge starts automatically after the burst access.
BA0 and BA1 (input pin)
BA0 and BA1 are bank select signal. (See Bank Select Signal Table)
[Bank Select Signal Table]
BA0
BA1
Bank 0
L
L
Bank 1
H
L
Bank 2
L
H
Bank 3
H
H
Remark: H: VIH. L: VIL.
UDQM and LDQM (input pins)
UDQM and LDQM control input/output buffers. UDQM and LDQM control upper byte (DQ8 to DQ15) and lower byte
(DQ0 to DQ7).
DQ0 to DQ15 (input/output pins)
DQ pins have the same function as I/O pins on a conventional DRAM.
VDD, VSS, VDDQ, VSSQ (Power supply)
VDD and VSS are power supply pins for internal circuits. VDDQ and VSSQ are power supply pins for the output
buffers.


Similar Part No. - EDS1216AABH-75-E

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDS1216AATA ELPIDA-EDS1216AATA Datasheet
702Kb / 49P
   128M bits SDRAM
EDS1216AATA-75-E ELPIDA-EDS1216AATA-75-E Datasheet
702Kb / 49P
   128M bits SDRAM
More results

Similar Description - EDS1216AABH-75-E

ManufacturerPart #DatasheetDescription
logo
Elpida Memory
EDD1216AATA ELPIDA-EDD1216AATA Datasheet
569Kb / 49P
   128M bits DDR SDRAM (8M words x 16 bits)
EDD1216AASE ELPIDA-EDD1216AASE Datasheet
582Kb / 49P
   128M bits DDR SDRAM (8M words x 16 bits)
EDS1216AGTA ELPIDA-EDS1216AGTA Datasheet
685Kb / 49P
   128M bits SDRAM (8M words 횞 16 bits)
EDD1216AATA-5 ELPIDA-EDD1216AATA-5 Datasheet
556Kb / 48P
   128M bits DDR SDRAM (8M words x 16 bits, DDR400)
EDS1232AASE ELPIDA-EDS1232AASE Datasheet
581Kb / 53P
   128M bits SDRAM (4M words x 32 bits)
EDS1232AATA-75L-E ELPIDA-EDS1232AATA-75L-E Datasheet
573Kb / 53P
   128M bits SDRAM (4M words x 32 bits)
EDS1232CASE ELPIDA-EDS1232CASE Datasheet
720Kb / 53P
   128M bits SDRAM (4M words x 32 bits)
EDS2532AABH-75 ELPIDA-EDS2532AABH-75 Datasheet
577Kb / 48P
   256M bits SDRAM (8M words x 32 bits)
EDS2532CABH ELPIDA-EDS2532CABH Datasheet
578Kb / 48P
   256M bits SDRAM (8M words x 32 bits)
EDS2532JEBH-75 ELPIDA-EDS2532JEBH-75 Datasheet
718Kb / 50P
   256M bits SDRAM (8M words x 32 bits)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com