Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

K4H510838C-ZLB3 Datasheet(PDF) 11 Page - Samsung semiconductor

Part # K4H510838C-ZLB3
Description  512Mb C-die DDR SDRAM Specification
Download  24 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  SAMSUNG [Samsung semiconductor]
Direct Link  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

K4H510838C-ZLB3 Datasheet(HTML) 11 Page - Samsung semiconductor

Back Button K4H510838C-ZLB3 Datasheet HTML 7Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 8Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 9Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 10Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 11Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 12Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 13Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 14Page - Samsung semiconductor K4H510838C-ZLB3 Datasheet HTML 15Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 24 page
background image
Rev. 1.1 June. 2005
DDR SDRAM
DDR SDRAM 512Mb C-die (x4, x8, x16)
Conditions
Symbol
Operating current - One bank Active-Precharge;
tRC=tRCmin; tCK=10ns for DDR200, tCK=7.5ns for DDR266, 6ns for DDR333, 5ns for DDR400;
DQ,DM and DQS inputs changing once per clock cycle;
address and control inputs changing once every two clock cycles.
IDD0
Operating current - One bank operation ; One bank open, BL=4, Reads
- Refer to the following page for detailed test condition
IDD1
Precharge power-down standby current; All banks idle; power - down mode;
CKE = <VIL(max); tCK=10ns for DDR200,tCK=7.5ns for DDR266, 6ns for DDR333, 5ns for DDR400;
Vin = Vref for DQ,DQS and DM.
IDD2P
Precharge Floating standby current; CS# > =VIH(min);All banks idle; CKE > = VIH(min); tCK=10ns for
DDR200,tCK=7.5ns for DDR266, 6ns for DDR333, 5ns for DDR400; Address and other control inputs changing
once per clock cycle; Vin = Vref for DQ,DQS and DM
IDD2F
Precharge Quiet standby current; CS# > = VIH(min); All banks idle;
CKE > = VIH(min); tCK=10ns for DDR200, tCK=7.5ns for DDR266, 6ns for DDR333, 5ns for DDR400; Address and
other control inputs stable at >= VIH(min) or =<VIL(max); Vin = Vref for DQ ,DQS and DM
IDD2Q
Active power - down standby current ; one bank active; power-down mode;
CKE=< VIL (max); tCK=10ns for DDR200,tCK=7.5ns for DDR266, 6ns for DDR333, 5ns for DDR400;
Vin = Vref for DQ,DQS and DM
IDD3P
Active standby current; CS# >= VIH(min); CKE>=VIH(min);
one bank active; active - precharge; tRC=tRASmax; tCK=10ns for DDR200,tCK=7.5ns for DDR266, 6ns for
DDR333, 5ns for DDR400; DQ, DQS and DM inputs changing twice per clock cycle; address and other control
inputs changing once per clock cycle
IDD3N
Operating current - burst read; Burst length = 2; reads; continguous burst; One bank active; address and control
inputs changing once per clock cycle; CL=2 at tCK=10ns for DDR200, CL=2 at 7.5ns for DDR266(A2), CL=2.5 at
tCK=7.5ns for DDR266(B0), tCK=6ns for DDR333, CL=3 at tCK=5ns for DDR400; 50% of data changing on every
transfer; lout = 0 m A
IDD4R
Operating current - burst write; Burst length = 2; writes; continuous burst;
One bank active address and control inputs changing once per clock cycle; CL=2 at tCK=10ns for DDR200, CL=2
at tCK=7.5ns for DDR266(A2), CL=2.5 at tCK=7.5ns for DDR266(B0), 6ns for DDR333, 5ns for DDR400; DQ, DM
and DQS inputs changing twice per clock cycle, 50% of input data changing at every burst
IDD4W
Auto refresh current; tRC = tRFC(min) which is 12*tCK for DDR200 at tCK=10ns; 16*tCK for DDR266 at
tCK=7.5ns; 20*tCK for DDR333 at tCK=6ns, 24*tCK for DDR400 at tCK=5ns; distributed refresh
IDD5
Self refresh current; CKE =< 0.2V; External clock on; tCK=10ns for DDR200, tCK=7.5ns for DDR266, 6ns for
DDR333, 5ns for DDR400.
IDD6
Operating current - Four bank operation ; Four bank interleaving with BL=4
-Refer to the following page for detailed test condition
IDD7A
( TA= 25°C, f=100MHz)
Note :
1.These values are guaranteed by design and are tested on a sample basis only.
2. Although DM is an input -only pin, the input capacitance of this pin must model the input capacitance of the DQ and DQS pins.
This is required to match signal propagation times of DQ, DQS, and DM in the system.
3. Unused pins are tied to ground.
4. This parameteer is sampled. For DDR266 and DDR333 VDDQ = +2.5V +0.2V, VDD = +3.3V +0.3V or +0.25V+0.2V. For
DDR400, VDDQ = +2.6V +0.1V, VDD = +2.6V +0.1V. For all devices, f=100MHz, tA=25
°C, Vout(dc) = VDDQ/2, Vout(peak to
peak) = 0.2V. DM inputs are grouped with I/O pins - reflecting the fact that they are matched in loading (to facilitate trace
matching at the board level).
Parameter
Symbol
Min
Max
DeltaCap(max)
Unit
Note
Input capacitance
(A0 ~ A12, BA0 ~ BA1, CKE, CS, RAS,CAS, WE)
CIN1
1.5
2.5
0.5
pF
4
Input capacitance( CK, CK )
CIN2
1.5
2.5
0.25
pF
4
Data & DQS input/output capacitance
COUT
3.5
4.5
0.5
pF
1,2,3,4
Input capacitance(DM for x4/8, UDM/LDM for x16)
CIN3
3.5
4.5
pF
1,2,3,4
12.0 DDR SDRAM Spec Items & Test Conditions
13.0 Input/Output Capacitance


Similar Part No. - K4H510838C-ZLB3

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4H510838C-TCA0 SAMSUNG-K4H510838C-TCA0 Datasheet
669Kb / 53P
   128Mb DDR SDRAM
K4H510838C-TCA2 SAMSUNG-K4H510838C-TCA2 Datasheet
669Kb / 53P
   128Mb DDR SDRAM
K4H510838C-TCB0 SAMSUNG-K4H510838C-TCB0 Datasheet
669Kb / 53P
   128Mb DDR SDRAM
K4H510838C-TLA0 SAMSUNG-K4H510838C-TLA0 Datasheet
669Kb / 53P
   128Mb DDR SDRAM
K4H510838C-TLA2 SAMSUNG-K4H510838C-TLA2 Datasheet
669Kb / 53P
   128Mb DDR SDRAM
More results

Similar Description - K4H510838C-ZLB3

ManufacturerPart #DatasheetDescription
logo
Samsung semiconductor
K4H511638 SAMSUNG-K4H511638 Datasheet
212Kb / 24P
   512Mb C-die DDR SDRAM Specification
K4H511638B-G SAMSUNG-K4H511638B-G Datasheet
392Kb / 24P
   512Mb B-die DDR SDRAM Specification
K4H510438F SAMSUNG-K4H510438F Datasheet
367Kb / 24P
   512Mb F-die DDR SDRAM Specification
K4H510438 SAMSUNG-K4H510438 Datasheet
332Kb / 24P
   512Mb B-die DDR SDRAM Specification
K4H510438G SAMSUNG-K4H510438G Datasheet
355Kb / 24P
   512Mb G-die DDR SDRAM Specification
K4H510438D SAMSUNG-K4H510438D Datasheet
367Kb / 24P
   512Mb D-die DDR SDRAM Specification
K4H510738E SAMSUNG-K4H510738E Datasheet
191Kb / 22P
   Stacked 512Mb E-die DDR SDRAM Specification (x4/x8)
K4S510432B-UC SAMSUNG-K4S510432B-UC Datasheet
149Kb / 15P
   512Mb B-die SDRAM Specification
K4S510432B-TC SAMSUNG-K4S510432B-TC Datasheet
149Kb / 15P
   512Mb B-die SDRAM Specification
K4H1G0638C SAMSUNG-K4H1G0638C Datasheet
348Kb / 23P
   Stacked 1Gb C-die DDR SDRAM Specification
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com