Electronic Components Datasheet Search
  English  ▼
ALLDATASHEET.COM

X  

CY7C1339F-200BGC Datasheet(PDF) 6 Page - Cypress Semiconductor

Part # CY7C1339F-200BGC
Description  4-Mbit (128K x 32) Pipelined Sync SRAM
Download  17 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
Manufacturer  CYPRESS [Cypress Semiconductor]
Direct Link  http://www.cypress.com
Logo CYPRESS - Cypress Semiconductor

CY7C1339F-200BGC Datasheet(HTML) 6 Page - Cypress Semiconductor

Back Button CY7C1339F-200BGC Datasheet HTML 2Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 3Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 4Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 5Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 6Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 7Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 8Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 9Page - Cypress Semiconductor CY7C1339F-200BGC Datasheet HTML 10Page - Cypress Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 17 page
background image
CY7C1339F
Document #: 38-05217 Rev. *C
Page 6 of 17
Burst Sequences
The CY7C1339F provides a two-bit wraparound counter, fed
by A1, A0, that implements either an interleaved or linear burst
sequence. The interleaved burst sequence is designed specif-
ically to support Intel Pentium applications. The linear burst
sequence is designed to support processors that follow a
linear burst sequence. The burst sequence is user selectable
through the MODE input.
Asserting ADV LOW at clock rise will automatically increment
the burst counter to the next address in the burst sequence.
Both Read and Write burst operations are supported.
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CE1, CE2, CE3, ADSP, and ADSC must
remain inactive for the duration of tZZREC after the ZZ input
returns LOW.
Interleaved Burst Address Table
(MODE = Floating or VDD)
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
00
01
10
11
01
00
11
10
10
11
00
01
11
10
01
00
Linear Burst Address Table (MODE = GND)
First
Address
A1, A0
Second
Address
A1, A0
Third
Address
A1, A0
Fourth
Address
A1, A0
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
ZZ Mode Electrical Characteristics
Parameter
Description
Test Conditions
Min.
Max.
Unit
IDDZZ
Snooze mode standby current
ZZ > VDD – 0.2V
40
mA
tZZS
Device operation to ZZ
ZZ > VDD – 0.2V
2tCYC
ns
tZZREC
ZZ recovery time
ZZ < 0.2V
2tCYC
ns
tZZI
ZZ active to snooze current
This parameter is sampled
2tCYC
ns
tRZZI
ZZ Inactive to exit snooze current
This parameter is sampled
0
ns
Truth Table[ 2, 3, 4, 5, 6, 7]
Operation
Add. Used CE1 CE2 CE3 ZZ ADSP ADSC ADV WRITE OE CLK
DQ
Deselect Cycle, Power-down
None
H
X
X
L
X
L
X
X
X
L-H three-state
Deselect Cycle, Power-down
None
L
L
X
L
L
X
X
X
X
L-H three-state
Deselect Cycle, Power-down
None
L
X
H
L
L
X
X
X
X
L-H three-state
Deselect Cycle, Power-down
None
L
L
X
L
H
L
X
X
X
L-H three-state
Deselect Cycle, Power-down
None
L
X
H
L
H
L
X
X
X
L-H three-state
Snooze Mode, Power-down
None
X
X
X
H
X
X
X
X
X
X
three-state
READ Cycle, Begin Burst
External
L
H
L
L
L
X
X
X
L
L-H
Q
READ Cycle, Begin Burst
External
L
H
L
L
L
X
X
X
H
L-H three-state
WRITE Cycle, Begin Burst
External
L
H
L
L
H
L
X
L
X
L-H
D
READ Cycle, Begin Burst
External
L
H
L
L
H
L
X
H
L
L-H
Q
READ Cycle, Begin Burst
External
L
H
L
L
H
L
X
H
H
L-H three-state
READ Cycle, Continue Burst
Next
X
X
X
L
H
H
L
H
L
L-H
Q
Notes:
2. X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
3. WRITE = L when any one or more Byte Write enable signals (BWA, BWB, BWC, BWD) and BWE = L or GW= L. WRITE = H when all Byte write enable signals
(BWA, BWB, BWC, BWD), BWE, GW = H.
4. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
5. CE1, CE2, and CE3 are available only in the TQFP package. BGA package has only 2 chip selects CE1 and CE2.
6. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW[A: D]. Writes may occur only on subsequent clocks
after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to three-state. OE is
a don't care for the remainder of the write cycle
7. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are three-state when OE
is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).


Similar Part No. - CY7C1339F-200BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1339B CYPRESS-CY7C1339B Datasheet
529Kb / 17P
   128K x 32 Synchronous Pipelined Cache RAM
CY7C1339B-100AC CYPRESS-CY7C1339B-100AC Datasheet
529Kb / 17P
   128K x 32 Synchronous Pipelined Cache RAM
CY7C1339B-100AI CYPRESS-CY7C1339B-100AI Datasheet
529Kb / 17P
   128K x 32 Synchronous Pipelined Cache RAM
CY7C1339B-100BGC CYPRESS-CY7C1339B-100BGC Datasheet
529Kb / 17P
   128K x 32 Synchronous Pipelined Cache RAM
CY7C1339B-100BGI CYPRESS-CY7C1339B-100BGI Datasheet
529Kb / 17P
   128K x 32 Synchronous Pipelined Cache RAM
More results

Similar Description - CY7C1339F-200BGC

ManufacturerPart #DatasheetDescription
logo
Cypress Semiconductor
CY7C1339G CYPRESS-CY7C1339G_06 Datasheet
415Kb / 18P
   4-Mbit (128K x 32) Pipelined Sync SRAM
CY7C1339G CYPRESS-CY7C1339G Datasheet
340Kb / 17P
   4 - MBIT ( 128K X 32 ) PIPELINED SYNC SRAM
CY7C1340G CYPRESS-CY7C1340G Datasheet
349Kb / 16P
   4-Mbit (128K x 32) Pipelined DCD Sync SRAM
CY7C1347F CYPRESS-CY7C1347F Datasheet
423Kb / 19P
   4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1347G CYPRESS-CY7C1347G Datasheet
1,021Kb / 21P
   4-Mbit (128K x 36) Pipelined Sync SRAM
CY7C1348G CYPRESS-CY7C1348G Datasheet
348Kb / 16P
   4-Mbit (128K x 36) Pipelined DCD Sync SRAM
CY7C1340F CYPRESS-CY7C1340F Datasheet
348Kb / 17P
   4-Mb (128K x 32) Pipelined DCD Sync SRAM
CY7C1326H CYPRESS-CY7C1326H Datasheet
678Kb / 15P
   2-Mbit (128K x 18) Pipelined Sync SRAM
CY7C1339G CYPRESS-CY7C1339G_13 Datasheet
645Kb / 22P
   4-Mbit (128 K x 32) Pipelined Sync SRAM
CY7C1338G CYPRESS-CY7C1338G_06 Datasheet
396Kb / 17P
   4-Mbit (128K x 32) Flow-Through Sync SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17


Datasheet Download

Go To PDF Page


Link URL




Privacy Policy
ALLDATASHEET.COM
Does ALLDATASHEET help your business so far?  [ DONATE ] 

About Alldatasheet   |   Advertisement   |   Datasheet Upload   |   Contact us   |   Privacy Policy   |   Link Exchange   |   Manufacturer List
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com