Electronic Components Datasheet Search |
|
IDT72T3675L4BBI Datasheet(PDF) 8 Page - Integrated Device Technology |
|
IDT72T3675L4BBI Datasheet(HTML) 8 Page - Integrated Device Technology |
8 / 57 page 8 COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES IDT72T3645/55/65/75/85/95/105/115/125 2.5V TeraSync 36-BIT FIFO 1K x 36, 2K x 36, 4K x 36, 8K x 36, 16K x 36, 32K x 36, 64K x 36, 128K x 36 and 256K x 36 PIN DESCRIPTION (CONTINUED) Symbol Name I/O TYPE Description PRS PartialReset HSTL-LVTTL PRSinitializesthereadandwritepointerstozeroandsetstheoutputregistertoallzeroes.DuringPartialReset, INPUT the existing mode (IDT or FWFT), programming method (serial or parallel), and programmable flag settings are all retained. Q0–Q35 DataOutputs HSTL-LVTTL Data outputs for an 36-, 18- or 9-bit bus. When in 18- or 9-bit mode, any unused output pins should not OUTPUT be connected. Outputs are not 5V tolerant regardless of the state of OE and RCS. RCLK/ Read Clock/ HSTL-LVTTL If Synchronous operation of the read port has been selected, when enabled by REN,therisingedgeofRCLK RD Read Stobe INPUT reads data from the FIFO memory and offsets from the programmable registers. If LD is LOW, the values loaded into the offset registers is output on a rising edge of RCLK.If Asynchronous operation of the read port has been selected, a rising edge on RD reads data from the FIFO in an Asynchronous manner. REN should be tied LOW. RCS Read Chip Select HSTL-LVTTL RCSprovidessynchronouscontrolofthereadportandoutputimpedanceofQn,synchronoustoRCLK.During INPUT aMasterResetorPartialResetthe RCSinputisdon’tcare,ifOEisLOWthedataoutputswillbeLow-Impedance regardless of RCS. REN Read Enable HSTL-LVTTL If Synchronous operation of the read port has been selected, REN enablesRCLK for reading data from the INPUT FIFO memory and offset registers. If Asynchronous operation of the read port has been selected, the REN input should be tied LOW. RHSTL (1) Read Port HSTL LVTTL This pin is used to select HSTL or 2.5v LVTTL outputs for the FIFO. If HSTL or eHSTL outputs are Select INPUT required, this input must be tied HIGH. Otherwise it should be tied LOW. RT Retransmit HSTL-LVTTL RT asserted on the rising edge of RCLK initializes the READ pointer to zero, sets the EFflag to LOW (OR to INPUT HIGH in FWFT mode) and doesn’t disturb the write pointer, programming method, existing timing mode or programmable flag settings. If a mark has been set via the MARK input pin, then the read pointer will jump to the ‘mark’ location. SCLK Serial Clock HSTL-LVTTL A rising edge on SCLK will clock the serial data present on the SI input into the offset registers providing that INPUT SEN is enabled. SEN Serial Enable HSTL-LVTTL SENenablesserialloadingofprogrammableflagoffsets. INPUT SHSTL System HSTL LVTTL All inputs not associated with the write or read port can be selected for HSTL operation via the SHSTL input. Select INPUT TCK(2) JTAG Clock HSTL-LVTTL Clock input for JTAG function. One of four terminals required by IEEE Standard 1149.1-1990. Test operations INPUT of the device are synchronous to TCK. Data from TMS and TDI are sampled on the rising edge of TCK and outputs change on the falling edge of TCK. If the JTAG function is not used this signal needs to be tied to GND. TDI(2) JTAG Test Data HSTL-LVTTL One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan operation, Input INPUT test data serially loaded via the TDI on the rising edge of TCK to either the Instruction Register, ID Register and Bypass Register. An internal pull-up resistor forces TDI HIGH if left unconnected. TDO(2) JTAG Test Data HSTL-LVTTL One of four terminals required by IEEE Standard 1149.1-1990. During the JTAG boundary scan operation, Output OUTPUT test data serially loaded output via the TDO on the falling edge of TCK from either the Instruction Register, ID Register and Bypass Register. This output is high impedance except when shifting, while in SHIFT-DR and SHIFT-IR controller states. TMS(2) JTAG Mode HSTL-LVTTL TMS is a serial input pin. One of four terminals required by IEEE Standard 1149.1-1990. TMS directs the Select INPUT the device through its TAP controller states. An internal pull-up resistor forces TMS HIGH if left unconnected. TRST(2) JTAGReset HSTL-LVTTL TRSTisanasynchronousresetpinfortheJTAGcontroller.TheJTAGTAPcontrollerdoesnotautomatically INPUT reset upon power-up, thus it must be reset by either this signal or by setting TMS= HIGH for five TCK cycles. If the TAP controller is not properly reset then the FIFO outputs will always be in high-impedance. If the JTAG function is used but the user does not want to use TRST, then TRST can be tied with MRS to ensure proper FIFO operation. If the JTAG function is not used then this signal needs to be tied to GND. WEN WriteEnable HSTL-LVTTL When Synchronous operation of the write port has been selected, WEN enables WCLK for writing data into INPUT theFIFO memory and offset registers. If Asynchronous operation of the write port has been selected, the WEN input should be tied LOW. WCS WriteChipSelect HSTL-LVTTL The WCS pin can be regarded as a second WEN input, enabling/disabling write operations. INPUT WCLK/ WriteClock/ HSTL-LVTTL If Synchronous operation of the write port has been selected, when enabled by WEN,therisingedgeofWCLK WR WriteStrobe INPUT writes data into the FIFO. If Asynchronous operation of the write port has been selected, WR writes data into the FIFO on a rising edge in an Asynchronous manner, ( WEN should be tied to its active state). |
Similar Part No. - IDT72T3675L4BBI |
|
Similar Description - IDT72T3675L4BBI |
|
|
Link URL |
Privacy Policy |
ALLDATASHEET.COM |
Does ALLDATASHEET help your business so far? [ DONATE ] |
About Alldatasheet | Advertisement | Datasheet Upload | Contact us | Privacy Policy | Link Exchange | Manufacturer List All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |